Low-Cost, High-Speed Rail-to-Rail Amplifiers

## FEATURES

Low-Cost Single (AD8091), Dual (AD8092)
Voltage Feedback Architecture
Fully Specified at +3 V, +5 V , and $\pm 5$ V Supplies
Single-Supply Operation
Output Swings to within 25 mV of Either Rail
Input Voltage Range
-0.2 V to +4 V ; $\mathrm{V}_{\mathrm{S}}=+5 \mathrm{~V}$
High-Speed and Fast Settling on +5 V
$110 \mathrm{MHz}-3 \mathrm{~dB}$ Bandwidth ( $\mathrm{G}=+1$ )
145 V/us Slew Rate
50 ns Settling Time to 0.1\%
Good Video Specifications ( $\mathbf{G}=+2$ )
Gain Flatness of 0.1 dB to $20 \mathrm{MHz} ; \mathrm{R}_{\mathrm{L}}=150 \Omega$
$0.03 \%$ Differential Gain Error; $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$
$0.03^{\circ}$ Differential Phase Error; $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \boldsymbol{\Omega}$
Low Distortion
-80 dBc Total Harmonic @ $1 \mathrm{MHz} ; \mathrm{R}_{\mathrm{L}}=100 \Omega$
Outstanding Load Drive Capability
Drives $45 \mathrm{~mA}, 0.5 \mathrm{~V}$ from Supply Rails
Drives 50 pF Capacitive Load ( $\mathbf{G}=+1$ )
Low Power of 4.4 mA /Amplifier
APPLICATIONS
Coaxial Cable Driver
Active Filters
Video Switchers
Professional Cameras
CCD Imaging Systems
CD/DVD

## PRODUCT DESCRIPTION

The AD8091 (single) and AD8092 (dual) are low-cost, voltage feedback, high-speed amplifiers designed to operate on $+3 \mathrm{~V},+5 \mathrm{~V}$, or $\pm 5 \mathrm{~V}$ supplies. They have true single-supply capability with an input voltage range extending 200 mV below the negative rail and within 1 V of the positive rail.
Despite their low cost, the AD8091/AD8092 provide excellent overall performance and versatility. The output voltage swing extends to within 25 mV of each rail, providing the maximum output dynamic range with excellent overdrive recovery. This makes the AD8091/AD8092 useful for video electronics, such as cameras, video switchers, or any high-speed portable equipment. Low distortion and fast settling make them ideal for active filter applications.

## CONNECTION DIAGRAMS

SOIC-8
(R-8)

$\mu$ SOIC-8 and SOIC-8
(RM-8, R-8)


SOT23-5
(RT-5)


The AD8091/AD8092 offer a low-power supply current and can operate on a single +3 V power supply. These features are ideally suited for portable and battery-powered applications where size and power are critical.
The wide bandwidth and fast slew rate make these amplifiers useful in many general-purpose, high-speed applications where dual power supplies of up to $\pm 6 \mathrm{~V}$ and single supplies from +3 V to +12 V are needed.

All of this low-cost performance is offered in an 8-lead SOIC (AD8091/AD8092), along with a tiny SOT23-5 package (AD8091) and a $\mu$ SOIC package (AD8092).

## REV. A



| Parameter | Conditions | AD8091A/AD8092A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1,+2, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to }+2.5 \mathrm{~V}, \\ & \mathrm{R}_{\mathrm{F}}=806 \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | 70 $100$ | $\begin{aligned} & 110 \\ & 50 \\ & \\ & 20 \\ & 145 \\ & 35 \\ & 50 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion* <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{G}=+2 \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -67 \\ & 16 \\ & 850 \\ & 0.09 \\ & 0.03 \\ & 0.19 \\ & 0.03 \\ & -60 \end{aligned}$ |  | dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift <br> Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to }+2.5 \mathrm{~V} \end{aligned}$ $\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 86 \\ & 76 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 10 \\ & 1.4 \\ & 0.1 \\ & 98 \\ & 96 \\ & 82 \\ & 78 \end{aligned}$ | $\begin{aligned} & 10 \\ & 25 \\ & \\ & 2.5 \\ & 3.25 \\ & 0.75 \end{aligned}$ | mV <br> mV <br> $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> dB <br> dB <br> dB <br> dB |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range <br> Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ to +3.5 V | 72 | $\begin{aligned} & 290 \\ & 1.4 \\ & -0.2 \text { to }+4 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \text { to }+2.5 \mathrm{~V} \\ & \mathrm{~V}_{\text {OuT }}=+0.5 \mathrm{~V} \text { to }+4.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\text {MAX }} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \end{aligned}$ | $\begin{aligned} & 0.100 \text { to } 4.900 \\ & 0.300 \text { to } 4.625 \end{aligned}$ | $\begin{aligned} & 0.015 \text { to } 4.985 \\ & 0.025 \text { to } 4.975 \\ & 0.200 \text { to } 4.800 \\ & 45 \\ & 45 \\ & 80 \\ & 130 \\ & 50 \end{aligned}$ |  | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{pF} \end{aligned}$ |
| POWER SUPPLY <br> Operating Range <br> Quiescent Current/Amplifier <br> Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 1 \mathrm{~V}$ | $\begin{gathered} 3 \\ 70 \end{gathered}$ | $\begin{aligned} & 4.4 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

[^0]
## SPECIFICATIONS ( $T_{\mathrm{h}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{s}}=+3 V, R_{\mathrm{L}}=2 \mathrm{k} \Omega$ to +1.5 v , unless otherwise noted.)


*Refer to TPC 7.
Specifications subject to change without notice.

AD8091/AD8092-SPECIFICATIONS

| Parameter | Conditions | AD8091A/AD8092A |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Typ | Max |  |
| DYNAMIC PERFORMANCE <br> -3 dB Small Signal Bandwidth <br> Bandwidth for 0.1 dB Flatness <br> Slew Rate <br> Full Power Response <br> Settling Time to $0.1 \%$ | $\begin{aligned} & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} p-\mathrm{p} \\ & \mathrm{G}=-1,+2, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=+2, \mathrm{~V}_{\mathrm{O}}=0.2 \mathrm{~V} \mathrm{p}-\mathrm{p}, \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega, \\ & \mathrm{R}_{\mathrm{F}}=1.1 \mathrm{k} \Omega \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \\ & \mathrm{G}=+1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { p-p } \\ & \mathrm{G}=-1, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{~V} \text { Step } \end{aligned}$ | 70 $105$ | $\begin{aligned} & 110 \\ & 50 \\ & \\ & 20 \\ & 170 \\ & 40 \\ & 50 \end{aligned}$ |  | MHz <br> MHz <br> MHz <br> V/ $\mu \mathrm{s}$ <br> MHz <br> ns |
| NOISE/DISTORTION PERFORMANCE <br> Total Harmonic Distortion <br> Input Voltage Noise <br> Input Current Noise <br> Differential Gain Error (NTSC) <br> Differential Phase Error (NTSC) <br> Crosstalk | $\begin{aligned} & \mathrm{f}_{\mathrm{C}}=5 \mathrm{MHz}, \mathrm{~V}_{\mathrm{O}}=2 \mathrm{Vp}-\mathrm{p}, \mathrm{G}=+2 \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{f}=10 \mathrm{kHz} \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{G}=+2, \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{f}=5 \mathrm{MHz}, \mathrm{G}=+2 \end{aligned}$ |  | $\begin{aligned} & -71 \\ & 16 \\ & 900 \\ & 0.02 \\ & 0.02 \\ & 0.11 \\ & 0.02 \\ & -60 \end{aligned}$ |  | dB <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{fA} / \sqrt{\mathrm{Hz}}$ <br> \% <br> \% <br> Degrees <br> Degrees <br> dB |
| DC PERFORMANCE <br> Input Offset Voltage <br> Offset Drift <br> Input Bias Current <br> Input Offset Current Open-Loop Gain | $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$ <br> $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ <br> $\mathrm{R}_{\mathrm{L}}=150 \Omega$ <br> $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ | $\begin{aligned} & 88 \\ & 78 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 10 \\ & 1.4 \\ & 0.1 \\ & 96 \\ & 96 \\ & 82 \\ & 80 \end{aligned}$ | $\begin{aligned} & 11 \\ & 27 \\ & \\ & 2.6 \\ & 3.5 \\ & 0.75 \end{aligned}$ | $\begin{aligned} & \mathrm{mV} \\ & \mathrm{mV} \\ & \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \\ & \mathrm{~dB} \end{aligned}$ |
| INPUT CHARACTERISTICS <br> Input Resistance <br> Input Capacitance <br> Input Common-Mode Voltage Range Common-Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}=-5 \mathrm{~V}$ to +3.5 V | 72 | $\begin{aligned} & 290 \\ & 1.4 \\ & -5.2 \text { to }+4.0 \\ & 88 \end{aligned}$ |  | $\begin{aligned} & \mathrm{k} \Omega \\ & \mathrm{pF} \\ & \mathrm{~V} \\ & \mathrm{~dB} \end{aligned}$ |
| OUTPUT CHARACTERISTICS <br> Output Voltage Swing <br> Output Current <br> Short Circuit Current <br> Capacitive Load Drive | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=150 \Omega \\ & \mathrm{~V}_{\text {OUT }}=-4.5 \mathrm{~V} \text { to }+4.5 \mathrm{~V} \\ & \mathrm{~T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ & \text { Sourcing } \\ & \text { Sinking } \\ & \mathrm{G}=+1 \text { (AD8091/AD8092) } \end{aligned}$ | $\begin{aligned} & -4.85 \text { to }+4.85 \\ & -4.45 \text { to }+4.30 \end{aligned}$ | $\begin{aligned} & -4.98 \text { to }+4.98 \\ & -4.97 \text { to }+4.97 \\ & -4.60 \text { to }+4.60 \\ & 45 \\ & 45 \\ & 100 \\ & 160 \\ & 50 \end{aligned}$ |  | V <br> V <br> V <br> mA <br> mA <br> mA <br> mA <br> pF |
| POWER SUPPLY <br> Operating Range Quiescent Current/Amplifier Power Supply Rejection Ratio | $\Delta \mathrm{V}_{\mathrm{S}}= \pm 1 \mathrm{~V}$ | 3 <br> 68 | $\begin{aligned} & 4.8 \\ & 80 \end{aligned}$ | $\begin{aligned} & 12 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~mA} \\ & \mathrm{~dB} \end{aligned}$ |
| OPERATING TEMPERATURE RANGE |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

Specifications subject to change without notice.

## ABSOLUTE MAXIMUM RATINGS*

Supply Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 12.6 V
Power Dissipation . . . . . . . . . . . . . . . . . . . . . . . See Figure 1
Common-Mode Input Voltage . . . . . . . . . . . . . . . . . . . . $\pm \mathrm{V}_{\mathrm{S}}$
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . $\pm 2.5 \mathrm{~V}$
Output Short Circuit Duration . . . . . . . . . . . . . See Figure 1
Storage Temperature Range . . . . . . . . . . $-65^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Operating Temperature Range . . . . . . . . . . $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Lead Temperature Range (Soldering 10 sec ) . . . . . . . . $300^{\circ} \mathrm{C}$
*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## MAXIMUM POWER DISSIPATION

The maximum safe power dissipation in the AD8091/AD8092 package is limited by the associated rise in junction temperature $\left(\mathrm{T}_{\mathrm{J}}\right)$ on the die. The plastic encapsulating the die will locally reach the junction temperature. At approximately $150^{\circ} \mathrm{C}$, which is the glass transition temperature, the plastic will change its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8091/AD8092. Exceeding a junction temperature of $175^{\circ} \mathrm{C}$ for an extended period of time can result in changes in the silicon devices, potentially causing failure.
The still-air thermal properties of the package $\left(\theta_{\mathrm{JA}}\right)$, ambient temperature $\left(\mathrm{T}_{\mathrm{A}}\right)$, and the total power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ can be used to determine the junction temperature of the die. The junction temperature can be calculated as follows:

$$
T_{J}=T_{A}+\left(P_{D} \times \theta_{J A}\right)
$$

The power dissipated in the package $\left(\mathrm{P}_{\mathrm{D}}\right)$ is the sum of the quiescent power dissipation and the power dissipated in the package due to the load drive for all outputs. The quiescent power is the voltage between the supply pins ( $\mathrm{V}_{\mathrm{S}}$ ) times the quiescent current $\left(\mathrm{I}_{\mathrm{S}}\right)$. Assuming the load $\left(\mathrm{R}_{\mathrm{L}}\right)$ is referenced to midsupply, then the total drive power is $\mathrm{V}_{\mathrm{S}} / 2 \times \mathrm{I}_{\text {OUT }}$, some of which is dissipated in the package and some in the load $\left(\mathrm{V}_{\text {OUT }} \times \mathrm{I}_{\mathrm{OUT}}\right)$. The difference between the total drive power and the load power is the drive power dissipated in the package.

$$
\begin{aligned}
& P_{D}=\text { quiescent power }+ \text { (total drive power }- \text { load power) } \\
& \qquad P_{D}=\left(V_{S} \times I_{S}\right)+\left(\frac{V_{S}}{2} \times \frac{V_{\text {OUT }}}{R_{L}}\right)-\left(\frac{V_{\text {OUT }}}{}{ }^{2}\right)
\end{aligned}
$$

RMS output voltages should be considered. (If $\mathrm{R}_{\mathrm{L}}$ is referenced to $\mathrm{V}_{\mathrm{S}}$, as in single-supply operation, then the total drive power is $\mathrm{V}_{\mathrm{S}} \times \mathrm{I}_{\text {OUT }}$.)
If the rms signal levels are indeterminate, then consider the worst case, when $V_{\text {OUT }}=V_{S} / 4$ for $R_{L}$ to midsupply:

$$
P_{D}=\left(V_{S} \times I_{S}\right)+\frac{\left(\frac{V_{S}}{4}\right)^{2}}{R_{L}}
$$

(In single-supply operation with $\mathrm{R}_{\mathrm{L}}$ referenced to $\mathrm{V}_{\mathrm{S}}$, worst case is $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{S}} / 2$.)
Airflow will increase heat dissipation, effectively reducing $\theta_{\mathrm{JA}}$. Also, more metal directly in contact with the package leads from metal traces, through holes, ground, and power planes will reduce the $\theta_{\mathrm{JA}}$. Care must be taken to minimize parasitic capacitances at the input leads of high-speed op amps as discussed in the board layout section.
Figure 1 shows the maximum safe power dissipation in the package versus the ambient temperature for the SOIC-8 $\left(125^{\circ} \mathrm{C} / \mathrm{W}\right)$, SOT23-5 ( $180^{\circ} \mathrm{C} / \mathrm{W}$ ), and $\mu$ SOIC-8 $\left(150^{\circ} \mathrm{C} / \mathrm{W}\right)$ packages on a JEDEC standard four-layer board.


Figure 1. Maximum Power Dissipation vs. Temperature for a Four-Layer Board

ORDERING GUIDE

| Model | Temperature <br> Range | Package <br> Description | Package <br> Outline | Branding <br> Information |
| :--- | :--- | :--- | :--- | :--- |
| AD8091AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8091AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8091AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | $7^{\prime \prime}$ Tape and Reel |  |
| AD8091ART-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RT-5, 13" Tape and Reel | HVA |
| AD8091ART-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 5-Lead SOT-23 | RT-5, 7" Tape and Reel | HVA |
| AD8092AR | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | SO-8 |  |
| AD8092AR-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | 13" Tape and Reel |  |
| AD8092AR-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead SOIC | $7 "$ Tape and Reel |  |
| AD8092ARM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | RM-8 | HWA |
| AD8092ARM-REEL | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | 13" Tape and Reel | HWA |
| AD8092ARM-REEL7 | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 8-Lead $\mu$ SOIC | $7^{\prime \prime}$ Tape and Reel | HWA |

## CAUTION

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD8091/AD8092 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.

## Typical Performance Characteristics-AD8091/AD8092



TPC 1. Normalized Gain vs. Frequency; $V_{S}=+5 \mathrm{~V}$


TPC 2. Gain vs. Frequency vs. Supply


TPC 3. Gain vs. Frequency vs. Temperature


TPC 4. 0.1 dB Gain Flatness vs. Frequency; $G=+2$


TPC 5. Large Signal Frequency Response; $G=+2$


TPC 6. Open-Loop Gain and Phase vs. Frequency


TPC 7. Total Harmonic Distortion


TPC 8. Worst Harmonic vs. Output Voltage


TPC 9. Low Distortion Rail-to-Rail Output Swing


TPC 10. Differential Gain and Phase Errors


TPC 11. Input Voltage Noise vs. Frequency


TPC 12. Input Current Noise vs. Frequency

## AD8091/AD8092



TPC 13. AD8092 Crosstalk (Output-to-Output) vs. Frequency


TPC 14. CMRR vs. Frequency


TPC 15. Closed-Loop Output Resistance vs. Frequency


TPC 16. PSRR vs. Frequency


TPC 17. Settling Time vs. Input Step


TPC 18. Output Saturation Voltage vs. Load Current


TPC 19. Open-Loop Gain vs. Output Voltage


TPC 20. 100 mV Step Response; $G=+1$


TPC 21. 200 mV Step Response; $V_{S}=+5 V, G=+1$


TPC 22. Large Signal Step Response; $V_{S}=+5 V, G=+2$


TPC 23. Output Swing; $G=-1, R_{L}=2 k \Omega$


TPC 24. Large Signal Step Response; $V_{S}= \pm 5$ V, $G=+1$

## LAYOUT, GROUNDING, AND BYPASSING CONSIDERATIONS

## Power Supply Bypassing

Power supply pins are actually inputs and care must be taken so that a noise-free stable dc voltage is applied. The purpose of bypass capacitors is to create low impedances from the supply to ground at all frequencies, thereby shunting or filtering a majority of the noise.
Decoupling schemes are designed to minimize the bypassing impedance at all frequencies with a parallel combination of capacitors. $0.01 \mu \mathrm{~F}$ or $0.001 \mu \mathrm{~F}$ (X7R or NPO) chip capacitors are critical and should be as close as possible to the amplifier package. Larger chip capacitors, such as the $0.1 \mu \mathrm{~F}$ capacitor, can be shared among a few closely spaced active components in the same signal path. A $10 \mu \mathrm{~F}$ tantalum capacitor is less critical for high-frequency bypassing and, in most cases, only one per board is needed at the supply inputs.

## Grounding

A ground plane layer is important in densely packed PC boards to spread the current minimizing parasitic inductances. However, an understanding of where the current flows in a circuit is critical to implementing effective high-speed circuit design. The length of the current path is directly proportional to the magnitude of parasitic inductances and thus the high-frequency impedance of the path. High-speed currents in an inductive ground return will create an unwanted voltage noise.
The length of the high-frequency bypass capacitor leads are most critical. A parasitic inductance in the bypass grounding will work against the low impedance created by the bypass capacitor. Place the ground leads of the bypass capacitors at the same physical location. Because load currents flow from the supplies as well, the ground for the load impedance should be at the same physical location as the bypass capacitor grounds. For the larger value capacitors, which are intended to be effective at lower frequencies, the current return path distance is less critical.

## Input Capacitance

Along with bypassing and ground, high-speed amplifiers can be sensitive to parasitic capacitance between the inputs and ground. A few pF of capacitance will reduce the input impedance at high frequencies, in turn increasing the amplifier's gain, causing peaking of the frequency response or even oscillations, if severe enough. It is recommended that the external passive components, which are connected to the input pins, be placed as close as possible to the inputs to avoid parasitic capacitance. The ground and power planes must be kept at a distance of at least 0.05 mm from the input pins on all layers of the board.

## Input-to-Output Coupling

The input and output signal traces should not be parallel to minimize capacitive coupling between the inputs and output, avoiding any positive feedback.

## DRIVING CAPACITIVE LOADS

A highly capacitive load will react with the output of the amplifiers, causing a loss in phase margin and subsequent peaking or even oscillation, as illustrated in Figures 2 and 3. There are two methods to effectively minimize its effect.

1. Put a small value resistor in series with the output to isolate the load capacitor from the amps' output stage.
2. Increase the phase margin with higher noise gains or by adding a pole with a parallel resistor and capacitor from -IN to the output.


Figure 2. Closed-Loop Frequency Response: $C_{L}=50 \mathrm{pF}$


Figure 3. 200 mV Step Response: $C_{L}=50 \mathrm{pF}$

## AD8091/AD8092

As the closed-loop gain is increased, the larger phase margin allows for large capacitor loads with less peaking. Adding a low value resistor in series with the load at lower gains has the same effect. Figure 4 shows the effect of a series resistor for various voltage gains. For large capacitive loads, the frequency response of the amplifier will be dominated by the series resistor and capacitive load.


Figure 4. Capacitive Load Drive vs. Closed-Loop Gain

## Overdrive Recovery

Overdrive of an amplifier occurs when the output and/or input range are exceeded. The amplifier must recover from this overdrive condition. As shown in Figure 5, the AD8091/AD8092 recovers within 60 ns from negative overdrive and within 45 ns from positive overdrive.


Figure 5. Overdrive Recovery

## Active Filters

Active filters at higher frequencies require wider bandwidth op amps to work effectively. Excessive phase shift produced by lower frequency op amps can significantly impact active filter performance.

Figure 6 shows an example of a 2 MHz biquad bandwidth filter that uses three op amps. Such circuits are sometimes used in medical ultrasound systems to lower the noise bandwidth of the analog signal before $\mathrm{A} / \mathrm{D}$ conversion. Please note that the unused amplifiers' inputs should be tied to ground.


Figure 6. 2 MHz Biquad Band-Pass Filter
The frequency response of the circuit is shown in Figure 7.


Figure 7. Frequency Response of 2 MHz Band-Pass Biquad Filter

## Sync Stripper

Synchronizing pulses are sometimes carried on video signals so as not to require a separate channel to carry the synchronizing information. However, for some functions, such as A/D conversion, it is not desirable to have the sync pulses on the video signal. These
pulses will reduce the dynamic range of the video signal and do not provide any useful information for such a function.
A sync stripper will remove the synchronizing pulses from a video signal while passing all the useful video information. Figure 8 shows a practical single-supply circuit that uses only a single AD8091. It is capable of directly driving a reverse terminated video line.


Figure 8. Sync Stripper
The video signal plus sync is applied to the noninverting input with the proper termination. The amplifier gain is set equal to 2 via the two $1 \mathrm{k} \Omega$ resistors in the feedback circuit. A bias voltage must be applied to R1 for the input signal to have the sync pulses stripped at the proper level.

The blanking level of the input video pulse is the desired place to remove the sync information. This level is multiplied by 2 by the amplifier. This level must be at ground at the output in order for the sync stripping action to take place. Since the gain of the amplifier from the input of R1 to the output is -1 , a voltage equal to $2 \times V_{\text {BLANK }}$ must be applied to make the blanking level come out at ground.

## Single-Supply Composite Video Line Driver

Many composite video signals have their blanking level at ground and have video information that is both positive and negative. Such signals require dual-supply amplifiers to pass them. However, by ac level shifting, a single-supply amplifier can be used to pass these signals. The following complications may arise from such techniques.
Signals of bounded peak-to-peak amplitude that vary in duty cycle require larger dynamic swing capacity than their (bounded) peak-to-peak amplitude after they are ac-coupled. As a worst case, the dynamic signal swing will approach twice the peak-to-peak value. The two conditions that define the maximum dynamic swing requirements are a signal that is mostly low but goes high with a duty cycle that is a small fraction of a percent. The opposite condition defines the other extreme.

The worst case of composite video is not quite this demanding. One bounding condition is a signal that is mostly black for an entire frame but has a white (full amplitude) minimum width spike at least once in a frame.
The other extreme is a full white video signal. The blanking intervals and sync tips of such a signal will have negative-going excursions in compliance with the composite video specifications. The combination of horizontal and vertical blanking intervals limit such a signal to being at the highest (white) level for a maximum of about $75 \%$ of the time.
As a result of the duty cycles between the two extremes presented above, a 1 V p-p composite video signal that is multiplied by a gain of 2 requires about 3.2 V p-p of dynamic voltage swing at the output for an op amp to pass a composite video signal of arbitrary varying duty cycle without distortion.
Some circuits use a sync tip clamp to hold the sync tips at a relatively constant level to lower the amount of dynamic signal swing required. However, these circuits can have artifacts like sync tip compression unless they are driven by a source with a very low output impedance. The AD8091/AD8092 have adequate signal swing when running on a single +5 V supply to handle an ac-coupled composite video signal.
The input to the circuit in Figure 9 is a standard composite ( 1 V p-p) video signal that has the blanking level at ground. The input network level shifts the video signal by means of ac-coupling. The noninverting input of the op amp is biased to half of the supply voltage.


Figure 9. Single-Supply Composite Video Line Driver
The feedback circuit provides unity gain for the dc biasing of the input and provides a gain of 2 for any signals that are in the video bandwidth. The output is ac-coupled and terminated to drive the line.
The capacitor values were selected for providing minimum "tilt" or field time distortion of the video signal. These values would be required for video that is considered to be studio or broadcast quality. However, if a lower consumer grade of video, sometimes referred to as "consumer video," is all that is desired, the values and the cost of the capacitors can be reduced by as much as a factor of 5 with minimum visible degradation in the picture.

## OUTLINE DIMENSIONS

## 8-Lead SOIC

(R-8)


Dimensions shown in inches and (mm)

## 8-Lead $\mu$ SOIC (RM-8)



CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

Dimensions shown in mm and (inches)

5-Lead Plastic Surface Mount
(RT-5)


CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN

## Revision History

Location Page
5/02-Data Sheet changed from REV. 0 to REV. A.
Edits to PRODUCT DESCRIPTION . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Edit to TPC 6 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Edits to TPCs 21-24 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
Edits to Figure 3 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11


[^0]:    *Refer to TPC 7.
    Specifications subject to change without notice.

