1

# 2 Amp Source/ Sink Bus Termination Regulator

## Features

- Ideal for DDR-I and DDR-II V<sub>TT</sub> applications
- Sinks and sources 2.0A for DDR-I
- Over current protection
- Over temperature protection
- Integrated power MOSFETs
- Excellent accuracy (0.5% load regulation)
- Pin and functionally compatible with LP2995
- 8-lead SOIC and PSOP packages
- Lead-free versions available

## **Applications**

- Single and Dual Channel DDR Memory
  Bus Termination
- Active Termination Buses
- Graphics Card Memory Termination

## **Product Description**

The CM3106 is a sinking and sourcing regulator specifically designed for providing power to DDR memory terminating resistors and companion chip set  $V_{TT}$  power. The output voltage accurately tracks  $V_{DDQ}/2$ . The CM3106 can source and sink current up to 2A, ideal for DDR-I memory systems, and 1.2A for DDR-II systems, while maintaining a load regulation of 0.5% in either application.

The CM3106 provides over current and over temperature protection which protects the device from excessive heating due to high current and high temperature. A shutdown capability using an external transistor reduces power consumption and provides a high impedance output.

The CM3106 is housed in both 8-lead SOIC and PSOP packages and is available with optional lead-free finishing.

### **Simplified Electrical Schematic**







| PIN DESCRIPTIONS |                    |                          |  |  |
|------------------|--------------------|--------------------------|--|--|
| LEAD(S)          | NAME               | DESCRIPTION              |  |  |
| 1                | NC                 | No Connect               |  |  |
| 2                | GND                | Ground                   |  |  |
| 3                | V <sub>SENSE</sub> | Feedback                 |  |  |
| 4                | V <sub>REF</sub>   | Reference Output, VDDQ/2 |  |  |
| 5                | V <sub>DDQ</sub>   | V <sub>DDQ</sub> Input   |  |  |
| 6                | AV <sub>IN</sub>   | Analog Input             |  |  |
| 7                | PV <sub>IN</sub>   | Power Input              |  |  |
| 8                | V <sub>TT</sub>    | Output                   |  |  |

## **Ordering Information**

| PART NUMBERING INFORMATION |         |                                      |              |                                      |              |  |
|----------------------------|---------|--------------------------------------|--------------|--------------------------------------|--------------|--|
|                            |         | Standard Finish                      |              | Lead-free Finish                     |              |  |
| Pins                       | Package | Ordering Part<br>Number <sup>1</sup> | Part Marking | Ordering Part<br>Number <sup>1</sup> | Part Marking |  |
| 8                          | SOIC-8  | CM3106-12SN                          | CM310601S    | CM3106-12SM                          | CM3106-12SM  |  |
| 8                          | PSOP-8  | CM3106-12SB                          | CM3106-12SB  | CM3106-12SH                          | CM3106-12SH  |  |

Note 1: Parts are shipped in Tape & Reel form unless otherwise specified.

 $\ensuremath{\textcircled{\sc 0}}$  2004 California Micro Devices Corp. All rights reserved.



# **Specifications**

| ABSOLUTE MAXIMUM RATINGS                                 |                                       |         |  |  |
|----------------------------------------------------------|---------------------------------------|---------|--|--|
| PARAMETER                                                | RATING                                | UNITS   |  |  |
| AV <sub>IN</sub> Operating Supply Voltage                | 7                                     | V       |  |  |
| V <sub>DDQ</sub> Input Voltage                           | 7                                     | V       |  |  |
| Pin Voltages<br>V <sub>TT</sub> Output<br>Any other pins | 7<br>7                                | V<br>V  |  |  |
| ESD (HBM)                                                | ±2000                                 | V       |  |  |
| Storage Temperature Range                                | -40 to +150                           | °C      |  |  |
| Operating Temperature Range<br>Ambient<br>Junction       | -40 to +85 (see note1)<br>-40 to +150 | °C<br>℃ |  |  |
| Power Dissipation (see note 1)                           | Internally Limited                    | W       |  |  |

Note 1: These devices must be derated based on thermal resistance at elevated temperatures. The device packaged in a 8-lead SOIC leadframe must be derated at  $\theta_{JA} = 151^{\circ}C/W$ .  $\theta_{JA}$  of the 8-lead PSOP is 40°C/W.

| STANDARD OPERATING CONDITIONS |                  |       |  |  |  |
|-------------------------------|------------------|-------|--|--|--|
| PARAMETER                     | VALUE            | UNITS |  |  |  |
| V <sub>DDQ</sub>              | 2.5              | V     |  |  |  |
| AV <sub>IN</sub>              | 2.5              | V     |  |  |  |
| PV <sub>IN</sub>              | 2.5              | V     |  |  |  |
| Ambient Operating Temperature | 0 to +70         | °C    |  |  |  |
| C <sub>Π</sub>                | 220 <u>+</u> 20% | μF    |  |  |  |

| ELECTRICAL OPERATING CHARACTERISTICS <sup>(SEE NOTE 1)</sup> |                                                             |                                                                |            |            |                         |        |  |
|--------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------------|------------|------------|-------------------------|--------|--|
| SYMBOL                                                       | PARAMETER                                                   | CONDITIONS                                                     | MIN        | ТҮР        | MAX                     | UNITS  |  |
| V <sub>IN</sub>                                              | Input Voltage Range<br>V <sub>DDQ</sub><br>AV <sub>IN</sub> |                                                                | 2.2<br>2.2 | 2.5<br>2.5 | AV <sub>IN</sub><br>5.5 | V<br>V |  |
| I <sub>CC</sub>                                              | AV <sub>IN</sub> Quiescent Current                          | I <sub>VTT</sub> = 0A                                          |            | 450        |                         | μA     |  |
| V <sub>RLOAD</sub>                                           | Load Regulation                                             | $0A \le I_{VTT} \le 2.0A \text{ or } -2.0A \le I_{VTT} \le 0A$ |            | 6.25       |                         | mV     |  |
| V <sub>REF</sub>                                             | Output Reference Voltage                                    | V <sub>DDQ</sub> =2.5V, I <sub>REF</sub> =0A                   | 1.225      | 1.25       | 1.275                   | V      |  |
| VOS <sub>VTT</sub>                                           | Output Offset from V <sub>REF</sub>                         |                                                                | -20        |            | 20                      | mV     |  |
| Z <sub>REF</sub>                                             | V <sub>REF</sub> Output Impedance                           | -5μΑ <u>≤</u> Ι <sub>REF</sub> <u>≤</u> 5μΑ                    |            | 5          |                         | kΩ     |  |
| Z <sub>VDDQ</sub>                                            | V <sub>DDQ</sub> Input Impedance                            |                                                                |            | 100        |                         | kΩ     |  |
| I <sub>LIM</sub>                                             | V <sub>TT</sub> Current Limit                               |                                                                |            | 2.5        |                         | А      |  |
| T <sub>DISABLE</sub><br>T <sub>HYST</sub>                    | Shutdown Temperature<br>Thermal Hysteresis                  |                                                                |            | 150<br>50  |                         | ℃<br>℃ |  |

Note 1: Operating Characteristics are over Standard Operating Conditions unless otherwise specified.



## CM3106

# **Performance Information**

Typical DC Characteristics (nominal conditions unless otherwise specified)



Figure 2. Load Regulation (Sink)

Figure 4. Load Regulation (Source)

Typical DC Characteristics (nominal conditions unless otherwise specified)



Figure 5. Over Current Limit (Sink)



Figure 7. Over Current Limit (Source)



Figure 6. AV<sub>IN</sub> Supply Current with Supply Voltage

 $\ensuremath{\textcircled{\sc 0}}$  2004 California Micro Devices Corp. All rights reserved.

Typical Transient Characteristics (nominal conditions unless otherwise specified)



Figure 8. Load Transient (0A to 2.0A Sink)

Figure 9. Line Transient (0A to 2.0A Source)

© 2004 California Micro Devices Corp. All rights reserved.

6

#### Typical Thermal Characteristics (nominal conditions unless otherwise specified)

The overall junction to ambient thermal resistance  $(\theta_{JA})$  for device power dissipation  $(P_D)$  consists primarily of two paths in series. The first path is the junction to the case  $(\theta_{JC})$  which is defined by the package style, and the second path is case to ambient  $(\theta_{CA})$  thermal resistance which is dependent on board layout. The final operating junction temperature for any set of conditions can be estimated by the following thermal equation:

$$T_{JUNC} = T_{AMB} + P_D (\theta_{JC}) + P_D (\theta_{CA})$$
$$= T_{AMB} + P_D (\theta_{JA})$$

When a CM3106-12SN is mounted on a double sided printed circuit board with two square inches of copper allocated for "heat spreading", the resulting  $\theta_{JA}$  is 151°C/W. Based on the over temperature limit of 150°C with an ambient of 70°C, the available power of this package will be:

$$P_D = (150^{\circ}C - 85^{\circ}C) / 151^{\circ}C/W = 0.43W$$

Since the  $\theta_{JA}$  of the CM3106-12SB (PSOP) is 40°C/W, the available power for this package will be:

$$P_D = (150^{\circ}C - 85^{\circ}C) / 40^{\circ}C/W = 1.625W$$

#### **DDR Memory Application**

Since the output voltage is 1.25V, and the device can either source current from  $V_{DD}$  or sink current to Ground, the power dissipated in the device at any time is 1.25V times the current load. This means the the maximum average RMS current (in either direction) is 0.344A for the CM3106-12SN and 1.3A for the CM3106-12SB. The maximum instantaneous current is specified at 2A, so this condition should not be exceeded for more than 17% of the time for the CM3106-12SN and 65% of the time for the CM3106-12SB. It is highly unlikely in most usage of DDR memory that this might occur, because it means the DDR memory outputs are either all high or all low for 17% (SOIC) and 65% (PSOP) of the time.

If the ambient temperature is 40°C instead of 85°C, which is typically the maximum in most DDR memory applications, the power dissipated ( $P_D$ ) can be 0.73W, for the CM3106-12SN and 2.75W for the CM3106-12SB. So the maximum average RMS current

increases from 0.42A to 0.58A for the CM3106-12SN and a maximum instantaneous current of 2A should not be exceeded for more than 29% of the time. For CM3106-12SB, the maximum RMS current increases from 1.3A to 2.2A. Thus, the maximum continuous current can be 2A all the time.



Figure 10. Duty Cycle vs. Ambient Temperature (I<sub>LOAD</sub>=2.0A)





© 2004 California Micro Devices Corp. All rights reserved.

7

### Typical Thermal Characteristics (cont'd) (nominal conditions unless otherwise specified)

The theoretical calculations of these relationships show the safe operating area of the CM3106 in the SOIC package.

Thermal characteristics were measured using a double sided board with two square inches of copper area connected to the GND pins for "heat spreading". Measurements showing performance up to a junction temperature of 150°C were performed under light load conditions (5mA). This allows the ambient temperature to be representative of the internal junction temperature.

Note: The use of multi-layer board construction with separate ground and power planes will further enhance the overall thermal performance.



Figure 12. Reference Voltage vs. Temperature



(5mA load)





## **Application Information**



Figure 15. Typical Application Circuit

### **PCB Layout Considerations**

The CM3106-12SB has a heat spreader attached to the underneath of the PSOP-8 package in order for heat to be transferred much easier from the package to the PCB. The heat spreader is a copper pad of dimensions just smaller than the package itself. By positioning the matching pad on the PCB top layer to connect to the spreader during manufacturing, the heat will be transferred between the two pads. The drawing below shows the recommended PCB layout. Note that there are six vias on either side to allow the heat to dissipate into the ground and power planes on the inner layers of the PCB. Vias can be placed underneath the chip, but this can cause blockage of the solder. The ground and power planes should be at least 2 sq in. of copper by the vias. It also helps dissipation to spread if the chip is positioned away from the edge of the PCB, and not near other heat dissipating devices. A good thermal link from the PCB pad to the rest of the PCB will ensure a thermal link from the CM3106 package to ambient,  $\theta_{JA}$ , of around 40°C/W.



Figure 16. Recommended Heat Sink PCB Layout



# **Mechanical Details**

The CM3106 is available in an 8-lead SOIC and PSOP package.

### **SOIC-8 Mechanical Specifications**

Dimensions for CM3106 devices packaged in 8-pin SOIC packages are presented below.

For complete information on the SOIC-8 package, see the California Micro Devices SOIC Package Information document.

| PACKAGE DIMENSIONS            |                    |      |        |       |  |
|-------------------------------|--------------------|------|--------|-------|--|
| Package                       | SOIC               |      |        |       |  |
| Leads                         |                    |      | 8      |       |  |
| Dimensions                    | Millimeters        |      | Inches |       |  |
| Dimensions                    | Min                | Мах  | Min    | Max   |  |
| Α                             | 1.35               | 1.75 | 0.053  | 0.069 |  |
| A <sub>1</sub>                | 0.10               | 0.25 | 0.004  | 0.010 |  |
| В                             | 0.33               | 0.51 | 0.013  | 0.020 |  |
| С                             | 0.19               | 0.25 | 0.007  | 0.010 |  |
| D                             | 4.80               | 5.00 | 0.189  | 0.197 |  |
| E                             | 3.80               | 4.19 | 0.150  | 0.165 |  |
| е                             | 1.27 BSC 0.050 BSC |      |        | D BSC |  |
| Н                             | 5.80               | 6.20 | 0.228  | 0.244 |  |
| L                             | 0.40               | 1.27 | 0.016  | 0.050 |  |
| # per tube                    | 100 pieces*        |      |        |       |  |
| # per tape<br>and reel        | 2500 pieces        |      |        |       |  |
| Controlling dimension: inches |                    |      |        |       |  |

\* This is an approximate number which may vary.



Package Dimensions for SOIC-8



## **Mechanical Details**

### **PSOP-8 Mechanical Specifications**

Dimensions for CM3106 devices packaged in 8-pin PSOP packages with an intagrated heatslug are presented below.

| PACKAGE DIMENSIONS            |             |      |        |       |  |  |
|-------------------------------|-------------|------|--------|-------|--|--|
| Package                       | PSOP-8      |      |        |       |  |  |
| Leads                         |             | 8    |        |       |  |  |
| Dimensions                    | Millimeters |      | Inches |       |  |  |
| Dimensions                    | Min         | Max  | Min    | Max   |  |  |
| Α                             | 1.30        | 1.62 | 0.051  | 0.064 |  |  |
| <b>A</b> <sub>1</sub>         | 0.03        | 0.10 | 0.001  | 0.004 |  |  |
| В                             | 0.33        | 0.51 | 0.013  | 0.020 |  |  |
| С                             | 0.18        | 0.25 | 0.007  | 0.010 |  |  |
| D                             | 4.83        | 5.00 | 0.190  | 0.197 |  |  |
| E                             | 3.81        | 3.99 | 0.150  | 0.157 |  |  |
| е                             | 1.02        | 1.52 | 0.040  | 0.060 |  |  |
| Н                             | 5.79        | 6.20 | 0.228  | 0.244 |  |  |
| L                             | 0.41        | 1.27 | 0.016  | 0.050 |  |  |
| X**                           | 3.30        | 3.81 | 0.130  | 0.150 |  |  |
| У**                           | 2.29        | 2.79 | 0.090  | 0.110 |  |  |
| # per tube                    | 100 pieces* |      |        |       |  |  |
| # per tape<br>and reel        | 2500 pieces |      |        |       |  |  |
| Controlling dimension: inches |             |      |        |       |  |  |

\* This is an approximate number which may vary.

\*\* Centered on package centerline.



### Package Dimensions for PSOP-8

© 2004 California Micro Devices Corp. All rights reserved.

11