

## DESCRIPTION

The ESS Technology ES2898/ES2828 *Tele*Drive<sup>®</sup> chipset is a highly integrated solution that brings advanced modem functionality to notebooks, desktops, and add-incards. The ES2898/ES2828 chipset provides an efficient 56k (V.90) data/fax solution and adds both a telephone answering machine (TAM) feature and a full-duplex speakerphone feature.

The data pump algorithms run on the ES2898 DSP, along with the echo cancellation required for implementing a fullduplex speakerphone feature. The host CPU is utilized to run the modem controller functions, including the standard AT command set, V.42**bis** data compression features, Classes 1 and 2 fax, and ITU-T V.80 sync access to support H.324 video conferencing applications. The ES2898 DSP offers an integrated PCI bus interface.

The ES2828 is the companion analog-front-end (AFE) chip to the ES2898. It integrates a low-pass, continuoustime anti-aliasing filter, a 16-bit resolution ADC, a 16-bit DAC, a low-pass output-reconstruction filter, and a CHI bus interface to interface to the ES2898. The ES2828 includes two signal processing channels that operate synchronously so that data reception at the ADC channel and data transmission from the DAC channel occur during the same time interval. The ES2828 also incorporates an AC-Link to interface to core logic chipsets to provide a standalone MC'97 host-based V.90/V.92 modem solution.

The ES2898 DSP is available in an industry-standard 100pin low-profile quad flat pack (LQFP) package. The ES2828 is available in an industry-standard 48-pin lowprofile quad flat pack (LQFP) package.

### **MODEM FEATURES**

- Data mode capabilities:
  - V.90 56 kbps
  - ---- V.34 33.6 kbps and fallbacks
  - ---- Standard AT command set
  - V.42 (LAPM) and MNP error correction
  - ---- V.42 bis/MNP 5 data compression
  - ---- 3.3V power supply, 5V input tolerant
- Fax mode capabilities:
  - ---- ITU-T V.17, V.21 ch2, V.27ter, and V.29
  - Group 3 (TIA/EIA 578 Class 1 and Class 2)
- Telephony capabilities:
  - Telephone answering machine
  - ---- Full duplex speakerphone
  - Caller ID
- Sigma-delta modulation codec
- Programmable downsampling frequency for modem and voice applications
- ACPI power management support
- TIES escape sequence
- V.80 (H.324 software stack compatible)
- Fully ACPI-compliant
- Microsoft Windows™ 98/SE/ME/2000:
  - --- UNIMODEM V
  - —– TAPI
- Microsoft Windows NT 4.0

### SYSTEM BLOCK DIAGRAM

Figure 1 Shows the ES2898/ES2828 system block diagram.



Figure 1 ES2898/ES2828 System Block Diagram



# PINOUT

Figure 2 shows the ES2898 and ES2828 pinout diagrams.





PIN DESCRIPTIONS



## **PIN DESCRIPTIONS**

Table 1 lists the ES2898 pin descriptions. Table 2 lists the ES2828 pin descriptions.

#### Table 1 ES2898 Pin Descriptions

| Names         | Pin Numbers                       | I/O | Definitions                                                                                                                                                                                                                                                                            |                |                |
|---------------|-----------------------------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|
| AD[16:31]     | 1:13, 98, 99, 100                 | I   | When the ES2898 interfaces a PCI bus, these pins function as AD[16:31]. The PCI bus implements a 32-bit multiplexed address and data bus.                                                                                                                                              |                |                |
| GND           | 14, 20, 22, 41, 47,<br>71, 90     | —   | Ground.                                                                                                                                                                                                                                                                                |                |                |
| C/BE[3:0]#    | 15, 21, 31, 32                    | I   | Bus command/byte enable. These pins are multiplexed. During the address phase of a bus transaction, these pins define the bus command. During the data phase, these pins are used as byte enables.                                                                                     |                |                |
| VDD           | 16, 18, 46, 48, 77,<br>83, 85, 93 | Ι   | Digital supply voltage, 3.3V.                                                                                                                                                                                                                                                          |                |                |
| VDD           | 17                                | I   | When the ES2898 interfaces a PCI bus, use an internal chip select and tie the CS pin to this VDD pin through a pullup 10k $\Omega$ resistor.                                                                                                                                           |                |                |
| PERR#         | 19                                | 0   | Parity error output.                                                                                                                                                                                                                                                                   |                |                |
| AD[0:15]      | 23:30, 33:40                      | I/O | When the ES2898 interfaces a PCI bus, these pins function as AD[15:0]. The PCI bus implements a 32-bit multiplexed address and data bus.                                                                                                                                               |                |                |
| XTALI         | 42                                | I   | ES2898 clock input. This pin can be driven by either a crystal or an oscillator. When using a crystal, XTALO is used as the other crystal pin. When using an oscillator, the output of the oscillator is connected to XTALI. An internal clock doubler doubles the frequency at XTALI. |                |                |
| XTALO         | 43                                | 0   | Works in conjunction with XTALI when a crystal is used. When an oscillator is used, XTALO is left unconnected.                                                                                                                                                                         |                |                |
| CLKOUT        | 44                                | 0   | Fixed-frequency clock output. The frequency of this pin is the same as the crystal input of the DSP clock. The clock is stopped during D2 and D3 states when the ST_CLKOUT bit is set.                                                                                                 |                |                |
| BSEL1 / BSEL0 | 45, 61                            | Ι   | Used to determine the operating mode of the ES2898. These pins are sampled at the falling edge of reset and are encoded as follows:.                                                                                                                                                   |                |                |
|               |                                   |     | Configuration                                                                                                                                                                                                                                                                          | BSEL1 (pin 45) | BSEL0 (pin 61) |
|               |                                   |     | Reserved                                                                                                                                                                                                                                                                               | 0              | 0              |
|               |                                   |     | Reserved                                                                                                                                                                                                                                                                               | 0              | 1              |
|               |                                   |     | PCI Interface                                                                                                                                                                                                                                                                          | 1              | 0              |
|               | 40                                | 0   |                                                                                                                                                                                                                                                                                        | •              | •              |
| FLU           | 49                                | 0   | Used as flag u output during normal operation.                                                                                                                                                                                                                                         |                |                |
| FL1           | 50                                | 0   | Used as flag 1 output during normal operation while the bypass circuitry is included. Will be activated during power-down mode.                                                                                                                                                        |                |                |
| FL2           | 51                                | 0   | Functions as flag 2 output during normal operation, and can also be used to provide a pass-<br>through reset to the ES2828. To bring the devices out of reset, write a logic zero. FL2 carries<br>the reset signal for the ES2828.                                                     |                |                |
| PF[7:0]       | 52, 53, 54, 55, 56,<br>57, 58, 59 | I/O | General-purpose programmable bidirectional flag pins. These pins can be used for interfacing with a telephone or other device, performing such functions as phone-off-hook, phone-on-hook, ring, caller ID, etc. PF[0] is specially designed to support the ring function.             |                |                |
| VDD(5V)       | 60                                | I   | Digital supply voltage. If the ES2898 interfaces with a 5V input, tie this pin to 5V. Otherwise, tie this pin to 3.3V.                                                                                                                                                                 |                |                |
| SEDO          | 62                                | Ι   | Serial EEPROM data input.                                                                                                                                                                                                                                                              |                |                |
| SECS          | 63                                | 0   | Serial EEPROM chip select.                                                                                                                                                                                                                                                             |                |                |
| SEDI          | 64                                | 0   | Serial EEPROM serial data output.                                                                                                                                                                                                                                                      |                |                |
| SECLK         | 65                                | 0   | Serial EEPROM clock.                                                                                                                                                                                                                                                                   |                |                |
| SCLK1         | 66                                | I/O | One of two serial clock inputs. This clock can be generated either by the ES2898 or by the                                                                                                                                                                                             |                |                |
|               |                                   |     | ES2828.                                                                                                                                                                                                                                                                                |                |                |



#### ES2898/ES2828 PRODUCT BRIEF

**PIN DESCRIPTIONS** 

## Table 1 ES2898 Pin Descriptions (Continued)

| Names            | Pin Numbers | I/O | Definitions                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|-------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RFS1             | 67          | I/O | Receive frame for serial port 1. Can be generated either internally or externally. This signal is asserted one clock before data is sent on the DR1 pin.                                                                                                                                                                                                                                                            |
| TFS1             | 68          | I/O | Transmit frame for serial port 1. Can be generated either internally or externally.                                                                                                                                                                                                                                                                                                                                 |
| DR1              | 69          | Ι   | Data receive pin for serial port 1.                                                                                                                                                                                                                                                                                                                                                                                 |
| DT1              | 70          | 0   | Data transmit pin for serial port 1.                                                                                                                                                                                                                                                                                                                                                                                |
| SCLK0            | 72          | I/O | One of two serial clock inputs. This clock can be generated either by the ES2898 or by the ES2828.                                                                                                                                                                                                                                                                                                                  |
| RFS0             | 73          | I/O | Receive frame for serial port 0. Can be generated either internally or externally. This signal is asserted one clock before data is sent on the DR0 pin.                                                                                                                                                                                                                                                            |
| TFS0             | 74          | I/O | Transmit frame for serial port 0. Can be generated either internally or externally.                                                                                                                                                                                                                                                                                                                                 |
| DR0              | 75          | Ι   | Data receive pin for serial port 0.                                                                                                                                                                                                                                                                                                                                                                                 |
| DT0              | 76          | 0   | Data transmit pin for serial port 0.                                                                                                                                                                                                                                                                                                                                                                                |
| TEST / PF9       | 78          | I   | Used during device test. Tie this pin to ground through a 4.7k $\Omega$ resistor.                                                                                                                                                                                                                                                                                                                                   |
| RING_IN          | 79          | ļ   | Used for ring detect input during the $D3_{cold}$ state to drive the device back to its default power-up state.                                                                                                                                                                                                                                                                                                     |
| V <sub>AUX</sub> | 80          | I   | Power to device during implementation of the <b>D3<sub>cold</sub></b> state required by PCI Power Management Interface specification.                                                                                                                                                                                                                                                                               |
| PME#             | 81          | 0   | PME# output.                                                                                                                                                                                                                                                                                                                                                                                                        |
| VAUXP            | 82          | I   | $V_{AUX}$ support detection input. $V_{AUXP}$ pin is driven high to indicate that ACPI is supported with $D3_{cold}$ state. No support when driven low.                                                                                                                                                                                                                                                             |
| CLK              | 84          | I   | PCI bus input clock. Functions as PCI CLK pin and operates at 33 MHz.                                                                                                                                                                                                                                                                                                                                               |
| INTA#            | 86          | 0   | Interrupt A. Used to request an interrupt from the PCI bus.                                                                                                                                                                                                                                                                                                                                                         |
| PAR              | 87          | I/O | Parity pin. PAR is stable and valid one clock after the address phase. For data phases, PAR is stable and valid one clock after either IRDY# is asserted on a write transaction or TRDY# is asserted on a read transaction.                                                                                                                                                                                         |
| FRAME#           | 89          | I/O | Cycle frame. FRAME# is driven by the current master to indicate the beginning and duration of an access. FRAME# is asserted to indicate the start of a bus transaction. When FRAME# is deasserted, the transaction is in the final data phase or has been completed.                                                                                                                                                |
| IRDY#            | 91          | I/O | Initiator ready. IRDY# is used in conjuction with TRDY# and indicates the bus master's ability to complete the current data phase of a transaction. During a write transaction, IRDY# indicates that valid data is present on AD[16:31] and AD[0:15]. During a read transaction, IRDY# indicates that master is prepared to accept data. Wait cycles are inserted until both IRDY# and TRDY# are asserted together. |
| STOP#            | 92          | I/O | Stop. STOP# indicates the current target is requesting the master to stop the current transaction.                                                                                                                                                                                                                                                                                                                  |
| TRDY#            | 95          | 0   | Target ready. TRDY# is used in conjuction with IRDY# and indicates the bus master's ability to complete the current data phase of a transaction. During a write transaction, TRDY# indicates that valid data is present on AD[16:31] and AD[0:15]. During a read transaction, TRDY# indicates that master is prepared to accept data. Wait cycles are inserted until both TRDY# and IRDY# are asserted together.    |
| IDSEL            | 96          | 0   | Initialization device select. IDSEL is used as a chip select during configuration read and write transactions.                                                                                                                                                                                                                                                                                                      |
| DEVSEL#          | 97          | 0   | Device select. When actively driven, DEVSEL# indicates that the driving device has decoded its address as the target of the current access. As an input, DEVSEL# indicates whether any device on the bus has been selected.                                                                                                                                                                                         |
| RESET#           | 88          | Ι   | Active-low ES2898 reset input.                                                                                                                                                                                                                                                                                                                                                                                      |
| DAA_PM           | 94          | 0   | DAA power control output.                                                                                                                                                                                                                                                                                                                                                                                           |

Table 2 ES2828 Pin Descriptions

| Names         | Pin Numbers | I/O | Definitions                                                                                                                                                                                                                                                                                                                                              |
|---------------|-------------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPBX          | 1           | I   | Digital PBX detection.                                                                                                                                                                                                                                                                                                                                   |
| ACLINK/GPIO_B | 2           | I/O | Default for CHI bus mode (internal pulldown). Pull high for AC-Link mode.                                                                                                                                                                                                                                                                                |
| DVDD          | 3, 23, 29   | Р   | 3.3V digital power.                                                                                                                                                                                                                                                                                                                                      |
| AGND          | 4:6, 18     | I   | Analog ground.                                                                                                                                                                                                                                                                                                                                           |
| AUX+          | 7           | I   | Codec analog auxiliary differential positive input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p $\pm$ 5% or 1.1 Vp-p $\pm$ 5%, depending on the gain setting.                                                                                                                                                                      |
| AUX-          | 8           | I   | Codec analog auxiliary differential negative input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p $\pm$ 5% or 1.1 Vp-p $\pm$ 5%, depending on the gain setting.                                                                                                                                                                      |
| RXIN+         | 9           | I   | Codec analog differential positive input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p $\pm 5\%$ or 1.1 Vp-p $\pm 5\%$ , depending on the gain setting.                                                                                                                                                                             |
| RXIN-         | 10          | I   | Codec analog differential negative input. The DC level is Vcm, and the full-scale input is either 0.22 Vp-p $\pm 5\%$ or 1.1 Vp-p $\pm 5\%$ , depending on the gain setting.                                                                                                                                                                             |
| AVDD          | 11          | Ι   | Analog 5.0V supply.                                                                                                                                                                                                                                                                                                                                      |
| VCM           | 12          | 0   | Common mode voltage bypass 1. Has a range of 2.16V $\pm$ 5%. Bypass to VCBP with 0.1- $\mu$ F ceramic chip capacitor parallel with 10- $\mu$ F tantalum capacitor.                                                                                                                                                                                       |
| VCBP          | 13          | Ι   | Ground pin for VCM.                                                                                                                                                                                                                                                                                                                                      |
| VREF          | 14          | 0   | Voltage reference bypass. Has a range of 1.2356V $\pm$ 5%. Bypass to VRBP with 0.1- $\mu$ F ceramic chip capacitor parallel with 10- $\mu$ F tantalum capacitor.                                                                                                                                                                                         |
| VRBP          | 15          | I   | Ground pin for VREF.                                                                                                                                                                                                                                                                                                                                     |
| TX+           | 16          | 0   | Codec positive analog output. The DC level is Vcm, and the full-scale ac output is either 2.8V p-p±5% or 1.4V p-p±5%, depending on the gain setting. The maximum loading is 1k $\Omega$ , in parallel with 20 pF for modem applications. For audio applications with low-impedance load, the maximum distortion-free (THD <–60 db) current is 10 mA rms. |
| TX-           | 17          | 0   | Codec negative analog output. The DC level is Vcm, and the full-scale ac output is either 2.8V p-p±5% or 1.4V p-p±5%, depending on the gain setting. The maximum loading is 1k $\Omega$ , in parallel with 20 pF for modem applications. For audio applications with low-impedance load, the maximum distortion-free (THD <-60 db) current is 10 mA rms. |
| VCMX          | 19          | 0   | Codec common mode reference voltage output. 2.16V $\pm$ 5%, maximum current $\pm$ 500 $\mu$ A, maximum capacitive load 20 pF.                                                                                                                                                                                                                            |
| НСТ           | 20          | I   | Codec digital input mode control.                                                                                                                                                                                                                                                                                                                        |
| DGND          | 21, 44      | Р   | Digital ground.                                                                                                                                                                                                                                                                                                                                          |
| СТЅТ          | 22          | Ι   | Codec sigma delta modulator test port output enable.                                                                                                                                                                                                                                                                                                     |
| SI            | 24          | Ι   | Serial port input (default).                                                                                                                                                                                                                                                                                                                             |
| SO            | 25          | 0   | Serial port output without V <sub>AUX</sub> support.                                                                                                                                                                                                                                                                                                     |
| SC            | 26          | I/O | Serial port clock output. While input must be TTL-compatible, should be able to handle 3.3V input.                                                                                                                                                                                                                                                       |
| FS            | 27          | 0   | Serial port frame sync.                                                                                                                                                                                                                                                                                                                                  |
| ско           | 28          | 0   | 3.3V clock output.                                                                                                                                                                                                                                                                                                                                       |
| XTALO         | 30          | 0   | 24.576-MHz crystal oscillator output.                                                                                                                                                                                                                                                                                                                    |
| XTALI         | 31          | I   | 24.576-MHz crystal oscillator input.                                                                                                                                                                                                                                                                                                                     |
| RST#          | 32          | Ι   | Reset.                                                                                                                                                                                                                                                                                                                                                   |



ORDERING INFORMATION

| Names            | Pin Numbers | I/O | Definitions                                                                                                                                     |
|------------------|-------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------|
| ID1              | 33          | I   | Modem AFE configuration strap pin 1. When pulled down internally with ID0 pin 35, helps set primary and secondary modem codec ID configuration. |
| PWDN#            | 34          | I   | Power down.                                                                                                                                     |
| ID0              | 35          | I   | Modem AFE configuration strap pin 0. When pulled down internally with ID1 pin 33, helps set primary and secondary modem codec ID configuration. |
| SDATA_IN         | 36          | 0   | Serial port output with V <sub>AUX</sub> support.                                                                                               |
| V <sub>AUX</sub> | 37          | I   | Power to device during implementation of the <i>D3<sub>cold</sub></i> state required by PCI power management Interface specification.           |
| GPIO_0           | 38          | I   | GPIO_0 input/output.                                                                                                                            |
| GPIO_1           | 39          | I/O | GPIO_1 input/output.                                                                                                                            |
| GPIO_2           | 40          | I/O | Used for voice relay control pin (output).                                                                                                      |
| GPIO_3           | 41          | I/O | GPIO_3 input/output.                                                                                                                            |
| GPIO_4           | 42          | I/O | GPIO_4 input/output.                                                                                                                            |
| GPIO_5           | 43          | I/O | GPIO_5 input/output.                                                                                                                            |
| GPIO_6           | 45          | I/O | GPIO_6 input/output.                                                                                                                            |
| GPIO_7           | 46          | I/O | GPIO_7 input/output.                                                                                                                            |
| GPIO_8           | 47          | I/O | GPIO_8 input/output.                                                                                                                            |
| GPIO_9           | 48          | I/O | GPIO_9 input/output.                                                                                                                            |

Table 2 ES2828 Pin Descriptions (Continued)

## **ORDERING INFORMATION**

| Part Numbers | Descriptions           | Packages     |  |
|--------------|------------------------|--------------|--|
| ES2898S      | V.90 PCI DSP Modem     | 100-pin LQFP |  |
| ES2828S      | Modem Analog Front End | 48-pin LQFP  |  |



ESS Technology, Inc. 48401 Fremont Blvd. Fremont, CA 94538 Tel: (510) 492-1088 Fax: (510) 492-1898 No part of this publication may be reproduced, stored in a retrieval system, transmitted, or translated in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without the prior written permission of ESS Technology, Inc.

ESS Technology, Inc. makes no representations or warranties regarding the content of this document.

All specifications are subject to change without prior notice.

ESS Technology, Inc. assumes no responsibility for any errors contained herein.

 $\ensuremath{\textit{Tele}Drive}$  is a registered trademark of ESS Technology, Inc. (P) U.S. patents pending.

All other trademarks are owned by their respective holders and are used for identification purposes only.