# **FDFC3N108** # N-Channel 1.8V Specified PowerTrench<sup>O</sup> MOSFET with Schottky Diode # **General Description** This N-Channel 1.8V specified MOSFET uses Fairchild's advanced low voltage PowerTrench process. It is combined with a low forward drop Schottky that is isolated from the MOSFET, providing a compact power solution for battery power management and DC/DC converter applications. ### **Applications** - Battery management/Charger Application - DC/DC Conversion ### **Features** - 3 A, 20 V $R_{DS(ON)} = 70 \ m\Omega \ @ \ V_{GS} = 4.5 \ V$ $R_{DS(ON)} = 95 \ m\Omega \ @ \ V_{GS} = 2.5 \ V$ - Low gate charge - High performance trench technology for extremely low R<sub>DS(ON)</sub> # MOSFET Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |------------------------------------------|--------------------------------------------------|-----------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 20 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±12 | V | | I <sub>D</sub> | Drain Current - Continuous | (Note 1a) | 3 | А | | | – Pulsed | | 12 | | | P <sub>D</sub> Maximum Power Dissipation | Maximum Power Dissipation | (Note 1a) | 0.96 | W | | | (Note 1b) | 0.90 | | | | | | (Note 1c) | 0.70 | | | T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | | Schottl | ky Diode Maximum Ratin | gs | | | | $V_{RRM}$ | Repetitive Peak reverse voltage | | 20 | V | | Io | Average Forward Current | | 2.0 | А | # **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 130 | °C/W | |-------------------|-----------------------------------------|-----------|-----|------| | R <sub>e,IC</sub> | Thermal Resistance, Junction-to-Case | (Note 1) | 60 | | **Package Marking and Ordering Information** | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|-----------|-----------|------------|------------| | .108 | FDFC3N108 | 7" | 8mm | 3000 units | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-------------------|--------------------------------------| | Off Char | acteristics | | | • | • | | | BV <sub>DSS</sub> | Drain–Source Breakdown<br>Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{D} = 250 \mu\text{A}$ | 20 | | | V | | ΔBV <sub>DSS</sub><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient | $I_D$ = 250 $\mu$ A, Referenced to 25°C | | 12 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = 16 \text{ V}, \qquad V_{GS} = 0 \text{ V}$ | | | 1 | μΑ | | I <sub>GSS</sub> | Gate-Body Leakage | $V_{GS} = \pm 12 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±100 | nA | | On Char | acteristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 0.5 | 0.9 | 1.5 | V | | $\Delta V_{GS(th)} \over \Delta T_J$ | Gate Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 μA, Referenced to 25°C | | -3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ | | 56<br>73<br>78 | 70<br>95<br>106 | mΩ | | I <sub>D(on)</sub> | On–State Drain Current | $V_{GS} = 4.5 \text{ V}, \qquad V_{DS} = 5 \text{ V}$ | 12 | | | Α | | <b>g</b> FS | Forward Transconductance | $V_{DS} = 5 \text{ V}, \qquad I_D = 3 \text{ A}$ | | 10 | | S | | Dynamic | Characteristics | | • | | • | l . | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$ | | 355 | | pF | | Coss | Output Capacitance | $\int V_{DS} = 10 \text{ V}, \qquad V_{GS} = 0 \text{ V},$ $\int f = 1.0 \text{ MHz}$ | | 85 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 45 | | pF | | R <sub>G</sub> | Gate Resistance | V <sub>GS</sub> = 15 mV, f = 1.0 MHz | | 2.0 | | Ω | | Switchin | g Characteristics (Note 2) | I | I | I | | I | | t <sub>d(on)</sub> | Turn-On Delay Time (Note 2) | $V_{DD} = 10 \text{ V}, \qquad I_{D} = 1 \text{ A},$ | | 6 | 12 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = 4.5 \text{ V}, \qquad R_{GEN} = 6 \Omega$ | | 7 | 14 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 20 | 36 | ns | | u(on) | , | | | _ | | _ | | t <sub>f</sub> | Turn-Off Fall Time | | | 1 1 | 2 | ns | | | Turn-Off Fall Time | V = 10V | | - | _ | ns<br>nC | | Qg | Total Gate Charge | $V_{DS} = 10V$ , $I_D = 3 A$ , $V_{GS} = 4.5 V$ | | 3.5 | 2<br>4.9 | nC | | Q <sub>g</sub><br>Q <sub>gs</sub> | Total Gate Charge Gate–Source Charge | | | - | _ | nC<br>nC | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total Gate Charge Gate–Source Charge Gate–Drain Charge | V <sub>GS</sub> = 4.5 V | | 3.5 | _ | nC | | Q <sub>g</sub> Q <sub>gs</sub> Q <sub>gd</sub> Drain–Se | Total Gate Charge Gate–Source Charge Gate–Drain Charge Durce Diode Characteristics | V <sub>GS</sub> = 4.5 V<br>s and Maximum Ratings | | 3.5 | 4.9 | nC<br>nC | | Is | Total Gate Charge Gate–Source Charge Gate–Drain Charge Durce Diode Characteristics Maximum Continuous Drain–Source | V <sub>GS</sub> = 4.5 V s and Maximum Ratings ce Diode Forward Current | | 3.5 | 4.9 | nC<br>nC<br>nC | | Q <sub>g</sub> Q <sub>gs</sub> Q <sub>gd</sub> Drain–Se | Total Gate Charge Gate–Source Charge Gate–Drain Charge Durce Diode Characteristics Maximum Continuous Drain–Source Drain–Source Diode Forward | V <sub>GS</sub> = 4.5 V<br>s and Maximum Ratings | | 3.5 | 4.9 | nC<br>nC | | $egin{array}{l} Q_g \ Q_{gs} \ Q_{gd} \ \hline egin{array}{l} \mathbf{Drain} - \mathbf{So} \ V_{SD} \ \hline \end{array}$ | Total Gate Charge Gate–Source Charge Gate–Drain Charge Durce Diode Characteristics Maximum Continuous Drain–Source | V <sub>GS</sub> = 4.5 V s and Maximum Ratings ce Diode Forward Current | | 3.5 | 4.9 | nC<br>nC<br>nC | | Q <sub>g</sub> Q <sub>gs</sub> Q <sub>gd</sub> Drain—So | Total Gate Charge Gate—Source Charge Gate—Drain Charge Durce Diode Characteristics Maximum Continuous Drain—Source Drain—Source Diode Forward Voltage | $V_{GS} = 4.5 \text{ V}$ S and Maximum Ratings De Diode Forward Current $V_{GS} = 0 \text{ V}$ , $I_S = 0.8 \text{ A (Note 2)}$ | | 3.5<br>0.7<br>1.0 | 4.9 | nC<br>nC<br>nC | | $egin{array}{l} Q_g \ Q_{gs} \ Q_{gd} \ \\ egin{array}{l} Drain-Sell \ Sell \ V_{SD} \ \\ \hline L_{tr} \ Q_{rr} \ \\ \end{array}$ | Total Gate Charge Gate—Source Charge Gate—Drain Charge Durce Diode Characteristics Maximum Continuous Drain—Source Drain—Source Diode Forward Voltage Diode Reverse Recovery Time Diode Reverse Recovery Charge | $V_{GS} = 4.5 \text{ V}$ S and Maximum Ratings De Diode Forward Current $V_{GS} = 0 \text{ V}$ , $I_{S} = 0.8 \text{ A (Note 2)}$ $I_{F} = 3 \text{ A}$ , | | 3.5<br>0.7<br>1.0 | 4.9 | nC<br>nC<br>nC | | Qg Qgs Qgd Drain—So Is VSD ttrr Qrr Schottky | Total Gate Charge Gate—Source Charge Gate—Drain Charge Durce Diode Characteristics Maximum Continuous Drain—Source Drain—Source Diode Forward Voltage Diode Reverse Recovery Time Diode Reverse Recovery Charge Total Gate Characteristic | $V_{GS} = 4.5 \text{ V}$ S and Maximum Ratings De Diode Forward Current $V_{GS} = 0 \text{ V}, \qquad I_S = 0.8 \text{ A (Note 2)}$ $I_F = 3 \text{ A}, \qquad \qquad$ | | 3.5<br>0.7<br>1.0 | 0.8<br>1.2 | nC nC nC nC | | Qg Qgs Qgs Qgd Drain—So Is Vsp trr Qrr Schottky | Total Gate Charge Gate—Source Charge Gate—Drain Charge Durce Diode Characteristics Maximum Continuous Drain—Source Drain—Source Diode Forward Voltage Diode Reverse Recovery Time Diode Reverse Recovery Charge | $V_{GS} = 4.5 \text{ V}$ S and Maximum Ratings De Diode Forward Current $V_{GS} = 0 \text{ V}$ , $I_{S} = 0.8 \text{ A (Note 2)}$ $I_{F} = 3 \text{ A}$ , | | 3.5<br>0.7<br>1.0 | 4.9 | nC<br>nC<br>nC | | $egin{array}{l} Q_g \ Q_{gs} \ Q_{gd} \ \\ egin{array}{l} Drain-Sell \ Sell \ V_{SD} \ \\ \hline L_{tr} \ Q_{rr} \ \\ \end{array}$ | Total Gate Charge Gate—Source Charge Gate—Drain Charge Durce Diode Characteristics Maximum Continuous Drain—Source Drain—Source Diode Forward Voltage Diode Reverse Recovery Time Diode Reverse Recovery Charge Total Gate Characteristic | $V_{GS} = 4.5 \text{ V}$ S and Maximum Ratings De Diode Forward Current $V_{GS} = 0 \text{ V}, \qquad I_S = 0.8 \text{ A (Note 2)}$ $I_F = 3 \text{ A}, \qquad \qquad$ | | 3.5<br>0.7<br>1.0 | 4.9<br>0.8<br>1.2 | nC<br>nC<br>nC<br>A<br>V<br>nS<br>nC | # **Electrical Characteristics** T<sub>A</sub> = 25°C unless otherwise noted #### Notes: R<sub>8JA</sub> is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. R<sub>8JC</sub> is guaranteed by design while R<sub>8CA</sub> is determined by the user's board design. a) 130 °C/W when mounted on a 0.125 in² pad of 2 oz. copper. b) 140 °C/W when mounted on a .004 in<sup>2</sup> pad of 2 oz copper c) 180 C°/W when mounted on a minimum pad. Scale 1:1 on letter size paper 2. Pulse Test: Pulse Width < 300µs, Duty Cycle < 2.0% # **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 9. Schottky Diode Forward Voltage. Figure 10. Schottky Diode Reverse Current. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1b Transient thermal response will change depending on the circuit board design. ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | $ACEx^{TM}$ | FAST® | IntelliMAX™ | POPTM | SPM™ | |-----------------------------------|--------------------------------|-------------------|---------------------|------------------------| | ActiveArray™ | FASTr™ | ISOPLANAR™ | Power247™ | Stealth™ | | Bottomless™ | FPS™ | LittleFET™ | PowerEdge™ | SuperFET™ | | CoolFET™ | FRFET™ | MICROCOUPLER™ | PowerSaver™ | SuperSOT™-3 | | CROSSVOLT™ | GlobalOptoisolator™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | DOME™ | GTO™ . | MicroPak™ | QFET® | SuperSOT™-8 | | EcoSPARK™ | HiSeC™ | MICROWIRE™ | QS™ | SyncFET™ | | E <sup>2</sup> CMOS <sup>TM</sup> | I <sup>2</sup> C <sup>TM</sup> | MSX <sup>TM</sup> | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | EnSigna™ | i-Lo™ | MSXPro™ | Quiet Series™ | TINYOPTO™ | | FACT™ | ImpliedDisconnect™ | $OCX^{TM}$ | RapidConfigure™ | TruTranslation™ | | FACT Quiet Series <sup>™</sup> | | OCXPro™ | RapidConnect™ | UHC™ | | Across the boar | d. Around the world.™ | OPTOLOGIC® | μSerDes™ | UltraFET <sup>®</sup> | | The Power Fran | | OPTOPLANAR™ | SILENT SWITCHER® | UniFET™ | | Programmable A | | PACMAN™ | SMART START™ | VCX <sup>TM</sup> | ### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | Rev. I15