# Supertex inc.

### HV9608

#### **Initial Release**

### **Active Clamp Current-Mode PWM Controller**

#### Features

- Peak current-mode PWM Controller
- Two complementary MOSFET drivers
- Programmable deadtime between drivers
- High current gate drivers for main and auxiliary outputs
- □ Internal high voltage (12V to 250V) start-up regulator
- $\hfill\square$  Programmable  $V_{IN}$  undervoltage lockout and hysteresis
- $\label{eq:VDD} \Box \quad V_{\text{DD}} \text{ supply operation from 7.8V to 12V}$
- □ Fixed frequency PWM operation from 25KHz to 800KHz
- □ >50% duty cycle operation (up to 95%)
- □ Programmable slope compensation
- □ Programmable max duty-cycle/volt-second clamp
- Capacitor programmable soft-start
- Cycle-by-cycle current limiting
- □ 100ns current sense leading edge blanking
- □ 2 MHz error amplifier

#### **Applications**

- □ Networking
- **D** Telecommunication Systems and Terminals
- □ IEEE 802.3af PoE PD Devices
- □ SANS, Servers & Workstations
- High Efficiency Instrumentation Supplies
- □ High Efficiency Supplies for Portable Equipment

#### c<sub>™</sub> ∏ 6 } } ο HV9608 $R_3$ ξ VIN VDD 16 R1≩ C, Q, R2 UVLO DT1 1 C\_ ┥ R<sub>DT1</sub> $\rm R_{\rm vs}$ Q, C1 REF AGATE 14 3 Css R, GATE 1 4 SS ┨╉ Q, R<sub>SC1</sub> SC DT2 Rs R- $\mathcal{A}$ RT GND 11 6 R<sub>sc2</sub> VS CS I Q, 8 COMP FB 9 m ċ R<sub>c</sub> $\mathcal{T}$ CP

#### **Typical Application Circuit**

#### Description

The HV9608 provides a single chip, optimized peak current mode control solution for design of high performance PWM converters using the active-clamp transformer flux reset. Due to its programmable slope compensation feature, the HV9608 allows operation beyond 50% duty cycle. Zerovoltage switching can be accomplished through using the programmable deadtime timers. The switching frequency can be programmed from 25kHz to 800kHz using a single resistor. The internal high voltage startup circuit can ensure start-up from the input voltage from 12V to 250V. It can also maintain the HV9608 in operation when the external "bootstrap" power supply is not available. The startup regulator is disconnected as soon as the HV9608 becomes powered from the bootstrap winding. The HV9608 offers a programmable soft start feature using a single external capacitor. The cycle by cycle current limit feature can protect the converter from overheating and damage by limiting the output over current. The HV9608 will maintain the cycle-by-cycle current limiting mode for a period of time programmed by the soft start capacitor value. The HV9608 includes a single pin UVLO circuit that allows independent accurate setting of both the turn-on and the turn-off threshold voltage. A programmable volt-second clamp reduces voltage stress of the switching devices. The HV9608 is available in a space-saving TSSOP-16 package.

### **Ordering Information**

| DEVICE | Package Options |
|--------|-----------------|
| DEVICE | 16-Pin TSSOP    |
| HV9608 | HV9608TS        |

## Absolute Maximum Ratings\*

| Input Voltage, V <sub>IN</sub>       | -0.3V to +250V  |
|--------------------------------------|-----------------|
| Supply Voltage, V <sub>DD</sub>      | +13.5V max      |
| Operating Ambient Temperature Range  | -40°C to +85°C  |
| Operating Junction Temperature Range | -40°C to +125°C |
| Storage Temperature Range            | -65° to +150°C  |
| Power Dissipation @ 25°C, TSSOP      | 1000mW          |

\*All voltages referenced to GND pin.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### Electrical Characteristics (The \* denotes the specifications which apply over the full operating temperature

range of -40°C <  $T_A$  < +85°C, otherwise the specifications are at  $T_A = 25$ °C,  $V_{DD} = 10V$ , unless otherwise noted)

#### V<sub>IN</sub>\_Pre-Regulator/Start-up/ V<sub>DD</sub>\_Supply

| Symbol                | Parameter                        | Min  | Тур. | Max  | Units | Conditions                                                                                                                  |
|-----------------------|----------------------------------|------|------|------|-------|-----------------------------------------------------------------------------------------------------------------------------|
| V <sub>IN</sub>       | Regulator input voltage          | 12   |      | 250  | V     |                                                                                                                             |
| I <sub>IN,MAX</sub>   | Maximum regulator current        | 20   |      |      | mA    | $V_{IN} = 24V, V_{DD} = 9.2V$                                                                                               |
| $V_{DD,REG}$          | Regulator output voltage         | 9.27 | 9.46 | 9.65 | V     | V <sub>IN</sub> [12V – 250V]                                                                                                |
| V <sub>DD, MAX</sub>  | Supply voltage range             |      |      | 12   | V     | To guarantee table parameters                                                                                               |
| V <sub>DD,STOP</sub>  | $V_{DD}$ under voltage threshold | 7.58 | 7.74 | 7.90 | V     | V <sub>DD</sub> falling                                                                                                     |
| V <sub>DD,START</sub> | V <sub>DD</sub> startup voltage  | 8.33 | 8.5  | 8.67 | V     | V <sub>DD</sub> rising                                                                                                      |
| I <sub>DD,OFF</sub>   | Supply standby quiescent current |      | 1.25 | 1.8  | mA    | $R_T = 110 \text{ K}\Omega; R_{DT1} = 80 \text{K}\Omega;$<br>$R_{DT1} = 80 \text{K}\Omega; UVLO \text{ tied to}$<br>ground; |

#### Under Voltage Lockout (UVLO)

| Symbol                | Parameter               | Min   | Тур.  | Max   | Units |   | Conditions           |
|-----------------------|-------------------------|-------|-------|-------|-------|---|----------------------|
| $V_{th,UVLO}$         | UVLO threshold voltage  | 1.112 | 1.135 | 1.158 | V     | * |                      |
| I <sub>HYS,UVLO</sub> | UVLO hysteresis current |       | 14    |       | μA    |   | Guaranteed by design |

#### GATE/AGATE\_MOSFET Driver Output

| Symbol             | Parameter                             | Min | Тур | Max | Units | Conditions             |
|--------------------|---------------------------------------|-----|-----|-----|-------|------------------------|
| t <sub>R1</sub>    | Main gate rise time                   |     | 40  | 60  | nSec  | $C_{LOAD} = 1 nF$      |
| t <sub>F1</sub>    | Main gate fall time                   |     | 20  | 30  | nSec  | $C_{LOAD} = 1 nF$      |
| t <sub>R2</sub>    | Auxiliary gate rise time              |     | 40  | 60  | nSec  | $C_{LOAD} = 0.5 nF$    |
| t <sub>F2</sub>    | Auxiliary gate fall time              |     | 20  | 30  | nSec  | $C_{LOAD} = 0.5 nF$    |
| $R_{DT1}, R_{DT2}$ | Dead time control resistor range      | 40  |     | 400 | KΩ    |                        |
| d <sub>1</sub>     | Rising edge delay from AGATE to GATE  | 80  | 105 | 130 | nSec  | R <sub>DT1</sub> = 80K |
| d <sub>2</sub>     | Falling edge delay from GATE to AGATE | 100 |     | 400 | nSec  | R <sub>DT2</sub> = 80K |

**Electrical Characteristics** (continued from page 2) (The \* denotes the specifications which apply over the full operating temperature range of  $-40^{\circ}$ C <  $T_A$  <  $+85^{\circ}$ C, otherwise the specifications are at  $T_A = 25^{\circ}$ C, VDD = 10V, unless otherwise noted)

#### R<sub>T</sub>\_Oscillator

| Symbol               | Parameter                                    | Min | Тур | Max | Units |   | Conditions                                           |
|----------------------|----------------------------------------------|-----|-----|-----|-------|---|------------------------------------------------------|
| f <sub>OSC,MIN</sub> | Minimum operating frequency                  |     | 25  |     | KHz   |   | R <sub>T</sub> = 1.862MΩ                             |
| f <sub>OSC,MAX</sub> | Maximum operating frequency                  |     | 800 |     | KHz   |   | R <sub>T</sub> = 52.3KΩ                              |
| f <sub>OSC</sub>     | Frequency variation                          | 220 | 250 | 280 | KHz   | * | R <sub>T</sub> = 169KΩ                               |
| ∆f/f                 | VDD supply voltage stability of<br>frequency |     |     | 3   | %     |   | R <sub>T</sub> = 169KΩ, 7.8V < V <sub>DD</sub> < 12V |

#### PWM

| Symbol           | Parameter               | Min | Тур | Max | Units |   | Conditions                                          |
|------------------|-------------------------|-----|-----|-----|-------|---|-----------------------------------------------------|
| D <sub>MAX</sub> | Maximum GATE duty cycle | 95  |     |     | %     | * | f <sub>OSC</sub> = 100KHz (R <sub>T</sub> = 453KΩ)  |
| D <sub>MAX</sub> | Maximum GATE duty cycle | 85  |     |     | %     | * | f <sub>OSC</sub> = 800KHz (R <sub>T</sub> = 52.3KΩ) |
| D <sub>MIN</sub> | Minimum GATE duty cycle |     |     | 0   | %     |   |                                                     |
| D <sub>MIN</sub> | Minimum GATE duty cycle |     |     | 0   | %     |   |                                                     |

#### Reference

| Symbol           | Parameter                | Min   | Тур   | Max   | Units |   | Conditions                   |
|------------------|--------------------------|-------|-------|-------|-------|---|------------------------------|
| V <sub>REF</sub> | Reference output voltage | 1.112 | 1.135 | 1.158 | V     | * |                              |
| I <sub>SRC</sub> | Maximum sourcing current | 2     |       |       | mA    |   |                              |
| $V_{REF}$        | Load regulation          |       |       | 5     | mV    |   | 0 < I <sub>REF</sub> < 2 mA  |
| V <sub>REF</sub> | Line regulation          |       |       | 20    | mV    |   | 7.8V < V <sub>DD</sub> < 12V |

#### **Current Sensing**

| Symbol             | Parameter                                   | Min  | Тур | Max  | Units | Conditions                                  |
|--------------------|---------------------------------------------|------|-----|------|-------|---------------------------------------------|
| V <sub>CS</sub>    | Current limit threshold voltage             | 0.58 | 0.6 | 0.62 | V     |                                             |
| t <sub>BLANK</sub> | Leading edge current sense<br>blanking time |      | 100 |      | nSec  |                                             |
| t <sub>DELAY</sub> | Current limit delay to output               |      | 70  | 120  | nSec  | $V_{CS} = 0$ to 1V step after blanking time |

#### **Error Amplifier**

| Symbol            | Parameter                       | Min   | Тур   | Max   | Units | Conditions          |
|-------------------|---------------------------------|-------|-------|-------|-------|---------------------|
| I <sub>FB</sub>   | Input bias current              |       | 25    | 200   | nA    | $V_{FB} = V_{COMP}$ |
| $V_{FB}$          | FB input voltage                | 1.112 | 1.135 | 1.158 | V     | $V_{FB} = V_{COMP}$ |
| A <sub>VOL</sub>  | Open loop voltage gain          | 70    |       |       | dB    |                     |
| BW                | Unity gain bandwidth            | 2     |       |       | MHz   |                     |
| ISOURCE           | Maximum output current sourcing | 2     |       |       | mA    |                     |
| I <sub>SINK</sub> | Maximum output current sinking  | 4     |       |       | mA    |                     |
| V <sub>COMP</sub> | Output clamped voltage          | 3.3   | 3.45  | 3.6   | V     |                     |

#### Soft Start

| Symbol              | Parameter                                      | Min  | Тур  | Max  | Units | Conditions                               |
|---------------------|------------------------------------------------|------|------|------|-------|------------------------------------------|
| V <sub>SS,LOW</sub> | Soft start low output                          |      |      | 0.1  | V     |                                          |
| V <sub>SS,HI</sub>  | Soft start high output                         | 5.25 | 5.45 | 5.65 | V     |                                          |
| I <sub>SS,HI</sub>  | Soft start output current                      |      | 7    |      | μA    |                                          |
| t <sub>F</sub>      | Soft start output fall time                    |      |      | 10   | μSec  | $C_{SS} = 0.1 \mu F; V_{FB} = V_{COMP};$ |
| I <sub>SS,LO</sub>  | Pulse-by-pulse current limit mode sink current |      | 7    |      | μA    |                                          |

### HV9608

**Electrical Characteristics** (continued from page 3) (The \* denotes the specifications which apply over the full operating temperature range of  $-40 \,^{\circ}\text{C} < T_A < +85 \,^{\circ}\text{C}$ , otherwise the specifications are at  $T_A = 25 \,^{\circ}\text{C}$ ,  $V_{DD} = 10$ V, unless otherwise noted)

#### **Slope Compensation**

| Symbol                 | Parameter                               | Min | Тур | Max | Units | Conditions                                                          |
|------------------------|-----------------------------------------|-----|-----|-----|-------|---------------------------------------------------------------------|
| R <sub>SC</sub>        | Slope compensation resistor range       | 5   |     |     | kΩ    |                                                                     |
| I <sub>RAMP,PEAK</sub> | Slope compensation ramp peak<br>current | 125 | 150 | 175 | μA    | $R_T$ = 453KΩ; $R_{CS}$ = 500Ω;<br>$R_{SC}$ = 40KΩ; Full duty cycle |

#### Max Duty-Cycle/Voltage-Second Clamp

| Symbol          | Parameter                  | Min  | Тур  | Max | Units |   | Conditions                                                       |
|-----------------|----------------------------|------|------|-----|-------|---|------------------------------------------------------------------|
| l <sub>in</sub> | VS pin input current range | 50μ  |      | 3m  | Α     |   |                                                                  |
| D <sub>vs</sub> | Duty cycle of gate signal  | 50   | 55.5 | 61  | %     |   | $I_{vs} = 250 \mu A, R_{DT1} = R_{DT2} = 80K;$<br>$R_T = 169K$   |
| D <sub>vs</sub> | Duty cycle of gate signal  | 23   | 25.5 | 28  | %     |   | $I_{vs} = 510 \mu A, R_{DT1} = R_{DT2} = 80K;$<br>$R_{T} = 169K$ |
| D <sub>vs</sub> | Duty cycle of gate signal  | 21.5 | 25.5 | 29  | %     | * | $I_{vs} = 510 \mu A, R_{DT1} = R_{DT2} = 80K;$<br>$R_T = 169K$   |

### **Pinout**



### **Pin Descriptions**

 $V_{IN}$  – This is the high voltage linear regulator input. It can accept DC input voltages in the range of 12V to 250V, and supplies a regulated voltage of 9.5V to the V<sub>DD</sub> pin.

**UVLO** – This pin can be used for enabling/disabling the HV9608, or as an under voltage lockout input. Both the turn-on and the turn-off thresholds are independently programmable. By selecting appropriate resistor values, a corresponding voltage divider is connected to this pin. When the voltage on this pin falls below a threshold, the high voltage regulator turns-off and the HV9608 becomes disabled.

 $V_{\text{DD}}$  – This is the power supply pin for the PWM logic and analog circuits. When the input voltage to the V<sub>IN</sub> pin exceeds the start voltage of 8.5V, the input regulator will bias the voltage at this pin to a nominal of 9.5V. After the PWM has started, an external bootstrap supply can overdrive the output voltage of the regulator disconnecting it from V<sub>IN</sub>. Bypass this pin to GND using a low impedance high frequency capacitor.

**REF** – This pin provides a 2% accurate reference voltage that can source up to 2mA of current.

**SS** – A capacitor connected to this pin determines the soft start time. The soft start capacitor is fully discharged upon detection of the under voltage condition at  $V_{DD}$  or UVLO pins.

**VS** − The resistor connected from this pin to  $V_{IN}$  sets the charging current to an internal capacitor, which is matched with the oscillator capacitor. The voltage on the capacitor is compared with a reference voltage of 1.2V, and sets the maximum duty ratio of the PWM controller.

**SC** – The resistor connected from this pin to GND sets the ramp current sourced from the CS pin for slope compensation.

**RT** – The resistor connected from this pin to GND programs the frequency of the internal oscillator by setting the charging current for the internal timing capacitor.

GND - Common connection for all Logic and Analog circuits.

**AGATE** – This push-pull CMOS output is designed to drive the gate of an external P-Channel power MOSFET.

**GATE** – This push-pull CMOS output is designed to drive the gate of an external N-Channel power MOSFET.

**DT2** – This pin is used to set the dead time between the falling edge of GATE signal and AGATE signal.

**DT1** – This pin is used to set the dead time between the rising edge of AGATE signal and GATE signal.

FB - High impedance inverting input of the error amplifier.

**COMP** – The output of the error amplifier.

**CS** – A resistor connected from this pin to a current sense voltage programs the amount of slope compensation ramp and feeds this current sense voltage to the PWM comparator. A leading edge blanking of 100ns is provided. Voltage of 0.6V at this pin triggers the current limit comparator.

### **Functional Block Diagram**



### **Functional Description**

#### **HIGH VOLTAGE REGULATOR**

When DC voltage from 12 to 250V is applied to the V<sub>IN</sub> pin, an internal high voltage linear regulator provides a regulated output voltage of 9.3V at the  $V_{DD}$  pin. This voltage can be used to start the DC/DC converter. Applying external voltage to the V<sub>DD</sub> pin that is higher than its output voltage will disable the regulator. Therefore, the V<sub>IN</sub> pin will draw negligible current once the DC/DC converter has started, and a "bootstrap" voltage has developed at the  $V_{\mbox{\scriptsize DD}}$ pin. Alternatively, the high voltage regulator can continuously supply bias current up to 20mA powering the gate driver and all internal circuits of HV9608. The need for a bootstrap power supply would be eliminated in this case. However, caution must be taken to maintain the HV9608 within its package power dissipation limits.

The output of the linear regulator is equipped with an under voltage protection comparator that disables all internal circuits when the voltage at the V<sub>DD</sub> pin falls below 7.62V. Hysteresis of 0.76V is provided.

#### **INPUT UNDER VOLTAGE LOCKOUT (UVLO)**

The HV9608 provides a programmable under voltage protection input (UVLO pin) that allows independent setting of the turn-on and the turn-off limits for the input voltage of the DC/DC converter. When the voltage applied to the UVLO pin exceeds 1.135V, the gate driver and the reference voltage at the V<sub>REF</sub> pin are enabled, and the DC/DC converter starts switching. At the same time, a current of 14µA is sourced from the UVLO pin. This current sets

the hysteresis that can be calculated in accordance with the following equation:

$$\Delta V_{UVLO} = 14\,\mu A \cdot \frac{R_1 \cdot R_2}{R_1 + R_2},$$

where  $R_1$  and  $R_2$  are the input voltage divider resistors.

#### **OSCILLATOR FREQUENCY**

The switching frequency of the HV9608 can be programmed using a single resistor connected to the  $R_T$  pin:

$$R_{T} = \frac{\left(\frac{1}{F_{OSC}\left[Hz\right]} - 300 \cdot 10^{-9}\right)}{C_{T}\left[F\right]}$$

#### SOFT START

As soon as the voltage at the  $V_{\text{DD}}$  pin exceeds the turn-on threshold, a  $7\mu A$  current is sourced from the SS pin into an external soft-start capacitor C<sub>SS</sub>. As the voltage across C<sub>SS</sub> ramps up linearly, the output of the error amplifier (COMP) gradually increases until regulation of the output voltage is achieved. Sizing  $C_{SS}$  programs the time duration of the soft start mode. When  $C_{SS}$  is sized properly, no overshoot of the output voltage or excessive input inrush current will occur. When the voltage at the  $V_{\text{DD}}$  pin falls below the under voltage protection threshold, C<sub>SS</sub> is rapidly discharged to zero. A122104

#### SLOPE COMPENSATION

The HV9608 PWM controller uses an internal slope compensation scheme that is externally programmable by appropriately selecting two resistors  $R_{SC1}$  and  $R_{CS2}$ . The slope compensation ramp generated at the CS pin can be calculated as:

$$\mathbf{m}_{\rm SC} [\mathbf{V} / \mu \mathbf{s}] = 5.7 \cdot 10^{-6} \cdot \mathbf{F}_{\rm OSC} [\mathbf{Hz}] \cdot \frac{\mathbf{R}_{\rm SC2}}{\mathbf{R}_{\rm SC1}}$$

 $\mathbf{R}_{SC1}$  must be selected greater than 5 k $\Omega$ .

When a current sense RC filter is needed at the SC pin, the value of  $\mathbf{R}_{CS2}$  will be dictated by the filter capacitor and the corner frequency of the filter. The filter capacitor externally connected to the CS pin is discharged prior to each switching cycle. It is not recommended to use a capacitor larger than 220pF for this reason.

#### GATE DRIVE OUTPUTS

The HV9608 provides two gate-drive outputs that are configured for driving a low-side clamp DC-DC converter, having a main switching N-channel MOSFET (Q<sub>1</sub>) and an auxiliary active clamp P-channel MOSFET (Q<sub>2</sub>). The GATE output is designed to drive the main N-channel MOSFET Q<sub>1</sub>, while the AGATE output drives Q<sub>2</sub> via a negative output charge pump circuit C<sub>4</sub>, D<sub>1</sub>, R<sub>5</sub>. Delays between the leading and the trailing edges of the gate drive outputs can be programmed using external resistors **R**<sub>DT1</sub> and **R**<sub>DT2</sub> can be calculated according to the following equations:

$$\mathbf{R}_{\mathbf{DT}1} = 8 \times 10^{11} \cdot \mathbf{d}_1 [\mathbf{s}], \qquad \mathbf{R}_{\mathbf{DT}2} = 8 \times 10^{11} \cdot \mathbf{d}_2 [\mathbf{s}],$$

where  $\bm{d}_1$  is the leading edge delay,  $\bm{d}_2$  is the trailing edge delay. (Refer to Fig. 2.)



Figure 2. Gate Drive Output timing diagram.

#### VOLT-SECOND CLAMP

The duty cycle of the active DC-DC converter may become very large during load transients. This condition may cause saturation of the power transformer or excessive voltage stress at the clamp capacitor C<sub>3</sub>, potentially damaging for all switching devices. In order to prevent this condition, the HV9608 includes a volt-second clamp circuit that can be programmed to limit the maximum duty cycle of the PWM controller, which is inversely proportional to the input voltage of the DC-DC converter. The maximum duty cycle  $D_{MAX}$  is set by merely connecting a single resistor  $R_{VS}$  between the positive input terminal of the converter and the VS pin.  $R_{VS}$  can be calculated with the following equation.

$$R_{VS} = 1.72 \times 10^9 \cdot \left( V_{IN} \left[ V \right] - 0.7 \right) \cdot \left( \frac{D_{MAX}}{F_{OSC} \left[ Hz \right]} + d_1 \left[ s \right] + 2 \times 10^{-8} \right)$$

**Supertex inc.** dos not recommend the use of its products in life support applications and will not knowingly sell its products for use in such applications unless it receives an adequate "products liability indemnification insurance agreement". **Supertex** does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com. For complete liability information on all **Supertex** products, refer to the most current databook or to the Legal/Disclaimer page on the **Supertex** website.

©2004 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

