# **PACKAGE DIMENSIONS**



#### TIMING WAVE FORM OF WRITE CYCLE(4) UB, LB Controlled)



#### NOTES(WRITE CYCLE)

- 1. All write cycle timing is referenced from the last valid address to the first transition address.
- 2. A write occurs during the overlap of a low  $\overline{CS}$ ,  $\overline{WE}$ ,  $\overline{LB}$  and  $\overline{UB}$ . A write begins at the latest transition  $\overline{CS}$  going low and  $\overline{WE}$  going low; A write ends at the earliest transition  $\overline{CS}$  going high or  $\overline{WE}$  going high. twp is measured from the beginning of write to the end of write.
- 3. tcw is measured from the later of  $\overline{\text{CS}}$  going low to end of write.
- 4. tas is measured from the address valid to the beginning of write.
- 5. twn is measured from the end of write to the address change. t wn applied in case a write ends as  $\overline{CS}$ , or  $\overline{WE}$  going high.
- 6. If OE. CS and WE are in the Read Mode during this period, the I/O pins are in the output low-Z state. Inputs of opposite phase of the output mus t not be applied because bus contention can occur.
- 7. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycl e.
- 8. If  $\overline{\text{CS}}$  goes low simultaneously with  $\overline{\text{WE}}$  going or after  $\overline{\text{WE}}$  going low, the outputs remain high impedance state.
- 9. Dout is the read data of the new address.
- 10. When  $\overline{\text{CS}}$  is low: I/O pins are in the output state. The input signals in the opposite phase leading to the output should not be applied.

#### **FUNCTIONAL DESCRIPTION**

| <del>cs</del> | WE  | ŌĒ   | LB | ŪB | Mode                             | I/O       | Pin        | Supply Current |
|---------------|-----|------|----|----|----------------------------------|-----------|------------|----------------|
|               | VVL | OL . | LD | OB | Wode                             | I/O1~I/O8 | I/O9~I/O16 | Supply Current |
| Н             | Χ   | Χ*   | Χ  | Χ  | Not Select                       | High-Z    | High-Z     | ISB, ISB1      |
| L             | Н   | Н    | Χ  | Χ  | Output Disable                   | High-Z    | High-Z     | Icc            |
| L             | Χ   | Χ    | Н  | Н  | Output Disable Trigit-Z Trigit-Z |           | riigii-Z   | ICC            |
|               |     |      | L  | Н  |                                  | Dout      | High-Z     |                |
| L             | Н   | L    | Н  | L  | Read                             | High-Z    | Dout       | Icc            |
|               |     |      | L  | L  |                                  | Dout      | Dout       |                |
|               |     |      | L  | Н  |                                  | DIN       | High-Z     |                |
| L             | L   | Χ    | Н  | L  | Write                            | High-Z    | Din        | Icc            |
|               |     |      | L  | L  |                                  | DIN       | Din        |                |

<sup>\*</sup> NOTE : X means Don't Care.



# TIMING WAVE FORM OF WRITE CYCLE(2) DE=Low Fixed)



# TIMING WAVE FORM OF WRITE CYCLE(3) CS=Controlled)





### TIMING WAVE FORM OF READ CYCLE(2)WE=VIH)



#### NOTES(READ CYCLE)

- 1. WE is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transition address.
- 3. tHz and toHz are defined as the time at which the outputs achieve the open circuit condition and are not referenced to V OH or Vol Levels.
- 4. At any given temperature and voltage condition, t HZ(Max.) is less than tLZ (Min.) both for a given device and from device to device.
- 5. Transition is measured ±200§Æ from steady state voltage with Load(B). This parameter is sampled and not 100% tested.
- 6. Device is continuously selected with  $\overline{CS}=V_{IL}$ .
- 7. Address valid prior to coincident with  $\overline{\text{CS}}$  transition low.
- 8. For common I/O applications, minimization or elimination of bus contention conditions is necessary during read and write cycl e.

### TIMING WAVE FORM OF WRITE CYCLE(1) OE=Clock)





### **WRITE CYCLE**

| Doromotor                     | Cumbal | KM616 | 4002-20 | KM616 | 4002-25 | I Init |
|-------------------------------|--------|-------|---------|-------|---------|--------|
| Parameter                     | Symbol | Min   | Max     | Min   | Max     | - Unit |
| Write Cycle Time              | twc    | 20    | -       | 25    | -       | §À     |
| Chip Select to End of Write   | tcw    | 15    | -       | 17    | -       | §À     |
| Address Set-up Time           | tAS    | 0     | -       | 0     | -       | §À     |
| Address Valid to End of Write | tAW    | 15    | -       | 17    | -       | §À     |
| Write Pulse Width(OE High)    | twp    | 15    | -       | 17    | -       | §À     |
| Write Pulse Width(OE Low)     | tWP1   | 20    | -       | 25    | -       | §À     |
| UB, LB Valid to End of Write  | tBW    | 15    | -       | 17    | -       | ns     |
| Write Recovery Time           | twr    | 0     | -       | 0     | -       | §À     |
| Write to Output High-Z        | twnz   | 0     | 8       | 0     | 8       | §À     |
| Data to Write Time Overlap    | tow    | 10    | -       | 12    | -       | §À     |
| Data Hold from Write Time     | tDH    | 0     | -       | 0     | -       | §À     |
| End Write to Output Low-Z     | tow    | 3     | -       | 4     | -       | §À     |

NOTE: Above parameters are also guaranteed at extended and industrial temperature ranges.

# **TIMING DIAGRAMS**

TIMING WAVE FORM OF READ CYCLE(1) Address Controlled,  $\overline{CS} = \overline{OE} = \overline{UB} = \overline{LB} = VIL, \overline{WE} = VIH)$ 





# AC CHARACTERISTICS(TA=0 to 70°C, Vcc=5.0V±10%, unless otherwise noted.)

### **TEST CONDITIONS**

| Parameter                                | Value     |
|------------------------------------------|-----------|
| Input Pulse Levels                       | 0V to 3V  |
| Input Rise and Fall Times                | 3§À       |
| Input and Output timing Reference Levels | 1.5V      |
| Output Loads                             | See below |

Output Loads(A)



Output Loads(B) for tHZ, tLZ, tWHZ, tOW, tOLZ & tOHZ



\* Including Scope and Jig Capacitance

### **READ CYCLE**

| Danamatan                       | Cumbal | KM616 | 4002-20 | KM6164 | 4002-25 | I I m i t |
|---------------------------------|--------|-------|---------|--------|---------|-----------|
| Parameter                       | Symbol | Min   | Max     | Min    | Max     | Unit      |
| Read Cycle Time                 | trc    | 20    | -       | 25     | -       | §À        |
| Address Access Time             | tAA    | -     | 20      | -      | 25      | §À        |
| Chip Select to Output           | tco    | -     | 20      | -      | 25      | §À        |
| Output Enable to Valid Output   | toE    | -     | 10      | -      | 12      | §À        |
| UB, LB Access Time              | tBA    | -     | 10      | -      | 12      | ns        |
| Chip Enable to Low-Z Output     | tLZ    | 5     | -       | 5      | -       | §À        |
| Output Enable to Low-Z Output   | toLZ   | 0     | -       | 0      | -       | §À        |
| UB, LB Enable to Low-Z Output   | tBLZ   | 0     | -       | 0      | -       | ns        |
| Chip Disable to High-Z Output   | tHZ    | 0     | 7       | 0      | 8       | §À        |
| Output Disable to High-Z Output | tonz   | 0     | 7       | 0      | 8       | §À        |
| UB, LB Disable to High-Z Output | tBHZ   | 0     | 7       | 0      | 8       | ns        |
| Output Hold from Address Change | tон    | 4     | -       | 5      | -       | §À        |

NOTE: Above parameters are also guaranteed at extended and industrial temperature ranges.



#### **ABSOLUTE MAXIMUM RATINGS\***

| Parameter                 |                | Symbol    | Rating      | Unit |
|---------------------------|----------------|-----------|-------------|------|
| Voltage on Any Pin Relati | ve to Vss      | VIN, VOUT | -0.5 to 7.0 | V    |
| Voltage on Vcc Supply Re  | elative to Vss | Vcc       | -0.5 to 7.0 | V    |
| Power Dissipation         |                | PD        | 1.0         | W    |
| Storage Temperature       |                | Тѕтс      | -65 to 150  | °C   |
|                           | Commercial     | TA        | 0 to 70     | °C   |
| Operating Temperature     | Extended       | TA        | -25 to 85   | °C   |
|                           | Industrial     | TA        | -40 to 85   | °C   |

<sup>\*</sup> Stresses greater than those listed under "Absolute Maximum Rating" may cause permanent damage to the device. This is a stress ra ting only and functional operation of the device at these at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

# RECOMMENDED DC OPERATING CONDITIONS(TA=0 to 70°C)

| Parameter         | Symbol | Min   | Тур | Max       | Unit |
|-------------------|--------|-------|-----|-----------|------|
| Supply Voltage    | Vcc    | 4.5   | 5.0 | 5.5       | V    |
| Ground            | Vss    | 0     | 0   | 0         | V    |
| Input Low Voltage | VIH    | 2.2   | -   | Vcc+0.5** | V    |
| Input Low Voltage | VIL    | -0.5* | -   | 0.8       | V    |

NOTE: Above parameters are also guaranteed at extended and industrial temperature ranges.

# DC AND OPERATING CHARACTERISTICS(TA=0 to 70°C, Vcc=5.0V±10%, unless otherwise specified)

| Parameter                 | Symbol | Test Conditions                                              |      | Min | Max  | Unit |
|---------------------------|--------|--------------------------------------------------------------|------|-----|------|------|
| Input Leakage Current     | ILI    | VIN = VSS to VCC                                             |      | -2  | 2    | μΑ   |
| Output Leakage Current    | ILO    | CS=VIH or OE=VIH or WE=VIL VOUT = Vss to VCC                 |      | -2  | 2    | μΑ   |
| Operating Current         | loo    | Icc Min. Cycle, 100% Duty CS=VIL, VIN = VIH or VIL, IOUT=0mA | 20ns | -   | 240  | §Ì   |
| Operating Current         | ICC    |                                                              | 25ns | -   | 220  |      |
|                           | Isb    | Min. Cycle, CS=VIH                                           |      | -   | 60   | §Ì   |
| Standby Current           | ISB1   | f=0MHz, <del>CS</del> ≥Vcc-0.2V,<br>Vin≥Vcc-0.2V or Vin≤0.2V |      | -   | 10   | §Ì   |
| Output Low Voltage Level  | Vol    | IoL=8mA                                                      |      | -   | 0.4  | V    |
| Output High Voltage Level | Voн    | IOH=-4mA                                                     |      | 2.4 | -    | V    |
|                           | VoH1*  | IOH1=-0.1mA                                                  |      | -   | 3.95 | V    |

NOTE: Above parameters are also guaranteed at extended and industrial temperature ranges.

#### CAPACITANCE\*(TA=25°C, f=1.0MHz)

| Item                     | Symbol | Test Conditions | MIN | Max | Unit |
|--------------------------|--------|-----------------|-----|-----|------|
| Input/Output Capacitance | CI/O   | VI/O=0V         | -   | 8   | pF   |
| Input Capacitance        | CIN    | VIN=0V          | -   | 6   | pF   |

<sup>\*</sup> NOTE: Capacitance is sampled and not 100% tested.



<sup>\*</sup> VIL(Min) = -2.0V a.c(Pulse Width  $\leq$ 10ns) for I $\leq$ 20 $\S \hat{I}$ 

<sup>\*\*</sup> VIH(Max) = Vcc + 2.0V a.c (Pulse Width  $\leq$ 10ns) for I $\leq$ 20 $\$\hat{I}$ 

<sup>\*</sup> Vcc=5.0V±5% Temp. = 25°C

# 256K x 16 Bit High-Speed CMOS Static RAM

### **FEATURES**

- Fast Access Time 20,25§À(Max.)
- Low Power Dissipation

Standby (TTL) : 60§ $\hat{I}$  (Max.)

CMOS) : 10§Î (Max.)

Operating KM6164002 - 20 : 240§Ì (Max.)

KM6164002 - 25 : 220§Î (Max.)

- Single 5.0V±10% Power Supply
- TTL Compatible Inputs and Outputs
- I/O Compatible with 3.3V Device
- Fully Static Operation
  - No Clock or Refresh required
- Three State Outputs
- Center Power/Ground Pin Configuration
- Data Byte Control: LB: I/O1~ I/O8, UB: I/O9~ I/O16

Standard Pin Configuration

KM6164002J: 44-SOJ-400

#### ORDERING INFORMATION

| KM6164002 -20/25  | Commercial Temp. |
|-------------------|------------------|
| KM6164002E -20/25 | Extended Temp.   |
| KM6164002I -20/25 | Industrial Temp. |

#### **FUNCTIONAL BLOCK DIAGRAM**



#### GENERAL DESCRIPTION

The KM6164002 is a 4,194,304-bit high-speed Static Random Access Memory organized as 262,144 words by 16 bits. The KM6164002 uses 16 common input and output lines and has an output enable pin which operates faster than address access time at read cycle. Also it allows that lower and upper byte access by data byte control  $(\overline{\text{UB}}, \overline{\text{LB}})$ . The device is fabricated using SAMSUNG's advanced CMOS process and designed for high-speed circuit technology. It is particularly well suited for use in high-density high-speed system applications. The KM6164002 is packaged in a 400mil 44-pin plastic SOJ.

# PIN CONFIGURATION (Top View)



#### PIN FUNCTION

| Pin Name     | Pin Function                   |
|--------------|--------------------------------|
| A0 - A17     | Address Inputs                 |
| WE           | Write Enable                   |
| CS           | Chip Select                    |
| ŌĒ           | Output Enable                  |
| LB           | Lower-byte Control(I/O1~I/O8)  |
| UB           | Upper-byte Control(I/O9~I/O16) |
| I/O1 ~ I/O16 | Data Inputs/Outputs            |
| Vcc          | Power(+5.0V)                   |
| Vss          | Ground                         |



# **Document Title**

64Kx16 Bit High Speed Static RAM(5V Operating), Revolutionary Pin out. Operated at Commercial, Extended and Industrial Temperature Range.

# **Revision History**

| Rev No.  | <u>History</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Draft Data      | <u>Remark</u> |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------|
| Rev. 0.0 | Initial release with Preliminary.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Jun. 1th, 1991  | Preliminary   |
| Rev. 1.0 | Release to final Data Sheet.  1.1. Delete Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Oct. 4th, 1993  | Final         |
| Rev. 2.0 | <ul> <li>2.1.Delete Low power product with Data Retention Mode.</li> <li>2.1.1. Delete Data Retention Characteristics</li> <li>2.2.Add Industrial and Extended Temperature Range parts with the same parameters as Commercial Temperature Range parts.</li> <li>2.2.1 Add KM6164002I for Industrial Temperature Range.</li> <li>2.2.2.Add KM6164002E for Extended Temperature Range.</li> <li>2.2.3.Add ordering information.</li> <li>2.2.4. Add the condition for operating at Industrial and Extended Temperature Range.</li> <li>2.3.Add timing diagram to define twp1 as "(Timing Wave Form of Write Cycle(OE=Low fixed)"</li> <li>2.4.Delete 35ns part.</li> </ul> | Jun. 17th, 1997 | Final         |

The attached data sheets are prepared and approved by SAMSUNG Electronics. SAMSUNG Electronics CO., LTD. reserve the right to change the specifications. SAMSUNG Electronics will evaluate and reply to your requests and questions on the parameters of this device. If you have any questions, please contact the SAMSUNG branch office near your office, call or contact Headquarters.

