

## Preliminary

## Overview

The LC72314W, LC72315W and LC72316W are ultralow-voltage ( 0.9 to 1.8 V ) electronic tuning microcontrollers that include a PLL that operates up to 250 MHz and a $1 / 4$ duty $1 / 2$ bias LCD driver on chip. This IC includes an on-chip DC-DC converter that can easily create the power supply voltages needed for electronic tuning and contribute to reducing end product costs. This IC is optimal for portable audio equipment that must operate from a single battery.

## Function

- Program memory (ROM):
$-4096 \times 16$ bits ( 8 K bytes) : LC72314W
$-6144 \times 16$ bits ( 12 K bytes): LC72315W
— $8192 \times 16$ bits ( 16 K bytes): LC72316W
- Data memory (RAM):
$-256 \times 4$ bits: LC72314W
$-512 \times 4$ bits: LC72315W/72316W
- Cycle time: $40 \mu \mathrm{~s}$ (all 1-word instructions)
- Stack: 8 levels
- LCD driver:

48 to 112 segments ( $1 / 4$ duty, $1 / 2$ bias drive)

- Interrupts: Two external interrupts

Timer interrupts ( $1,5,10$, and 50 ms )

- A/D converter: Four input channels (6-bit successive approximation conversion)
- Input ports: 11 ports (of which three can be switched for use as $\mathrm{A} / \mathrm{D}$ converter inputs)
- Output ports: 8 ports (of which 1 can be switched for use as the beep tone output and 4 are open-drain ports)
- I/O ports: 29 ports (of which 16 can be switched for use as LCD ports and as mask options, of which 3 can be switched for use as serial I/O ports)
- Serial I/O: One system (LC72315W/72316W)
- PLL: Reference frequencies: $1,3,3.125,5,6.25,12.5$, and 25 kHz
- Input frequencies:

FM band: 10 to 250 MHz
AM band (high): 2 to 20 MHz
AM band (low): 0.5 to 10 MHz

- Input sensitivity:FM band:

35 mVrms ( 130 MHz to $250 \mathrm{MHz}: 50 \mathrm{mVrms}$ )
AM band (high, low): 35 mVrms

- IF counter: HCTR input pin 0.4 to $15 \mathrm{MHz}(35 \mathrm{mVrms})$
- External reset input: During CPU and PLL operations, instruction execution is started from location 0 .

Continued on next page.

## Package Dimensions

unit: mm
3220-SQFP80


■ Any and all SANYO products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your SANYO representative nearest you before using any SANYO products described or contained herein in such applications.
$\square$ SANYO assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all SANYO products described or contained herein.

Continued from preceding page.

- Built-in power-on reset circuit:

The CPU starts execution from location 0 when power is first applied.

- Halt mode: The controller-operating clock is stopped.
- Backup mode: The crystal oscillator is stopped.
- Static power-on function:

Backup state is cleared with the PF port

- Beep tone: 1.5 and 3.1 kHz
- Built-in DC-DC converter:

For LCD and A/D converter use (3 V)
Can also be used for $\mathrm{TU}+\mathrm{B}$ creation by using a secondary coil.

- Built-in remaining battery life verification function: Converts the $\mathrm{V}_{\mathrm{DD}}$ pin level to digital.
- Memory retention voltage: 0.8 V or higher
- Dedicated memory power supply: The RAM retention time has been increased by the provision of a dedicated memory power supply.
- Package: SQFP-80 (0.5-mm pitch)
- $\mathrm{V}_{\mathrm{DD}}$ power supply: 0.9 to 1.8 V
- Operating frequency: 75 kHz


## Pin Assignment



Specifications
Absolute Maximum Ratings at $\mathbf{T a}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}$

| Parameter | Symbol | Conditions | Ratings | Unit |
| :---: | :---: | :---: | :---: | :---: |
| Maximum supply voltage | $\mathrm{V}_{\mathrm{DD} 1}$ max | $\mathrm{V}_{\mathrm{DD}}$ | -0.3 to +3.0 | V |
|  | $\mathrm{V}_{\mathrm{DD}} 3$ max | VDDRAM | -0.3 to +4.0 | V |
|  | $\mathrm{V}_{\mathrm{DD}} 4$ max | VDC3 | -0.3 to +4.0 | V |
| Input voltage | $\mathrm{V}_{\text {IN }} 1$ | FMIN, AMIN, HCTR | -0.3 to $\mathrm{V}_{\mathrm{DD}} 1+0.3$ | V |
|  | $\mathrm{V}_{\mathrm{IN}}$ 2 | PA, PC, PD, PF, PG, PH, PI, PJ, PL, BRES | -0.3 to $\mathrm{V}_{\mathrm{DD} 1}+0.3$ | V |
| Output voltage | $\mathrm{V}_{\text {OUT }}{ }^{1}$ | PE | -0.3 to +7 | V |
|  | $\mathrm{V}_{\text {OUT }}{ }^{2}$ | PB, PC, PD, PG, PH, PI, PJ, PK, PL | -0.3 to $\mathrm{V}_{\mathrm{DD}} 1+0.3$ | V |
|  | $\mathrm{V}_{\text {OUT }} 3$ | VDC1, EO | -0.3 to $\mathrm{V}_{\mathrm{DD} 4}+0.3$ | V |
|  | $\mathrm{V}_{\text {OUT }} 4$ | COM1 to COM4, S1 to S28 | -0.3 to $\mathrm{V}_{\mathrm{DD}} 4+0.3$ | V |
| Output current | lout 1 | PC, PD, PG, PH, PI, PJ, PK, PL, EO | 0 to 3 | mA |
|  | lout2 | PB | 0 to 1 | mA |
|  | lout ${ }^{\text {a }}$ | PE | 0 to 2 | mA |
|  | lout ${ }^{\text {a }}$ | S1 to S28 | 300 | $\mu \mathrm{A}$ |
|  | lout5 | COM1 to COM4 | 3 | mA |
| Allowable power dissipation | Pdmax | $\mathrm{Ta}=-10$ to $+60^{\circ} \mathrm{C}$ | 100 | mW |
| Operating temperature | Topr |  | -10 to +60 | ${ }^{\circ} \mathrm{C}$ |
| Storage temperature | Tstg |  | -45 to +125 | ${ }^{\circ} \mathrm{C}$ |

Allowable Operating Ranges at $\mathbf{T a}=\mathbf{- 1 0}$ to $+60^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=0.9$ to 1.8 V

| Parameter | Symbol | Conditions | Ratings |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | min | typ | max |  |
| Supply voltage | $\mathrm{V}_{\mathrm{DD}} 1$ | Voltage applied to the $\mathrm{V}_{\text {DD }}$ pin | 0.9 | 1.3 | 1.8 | V |
|  | $\mathrm{V}_{\mathrm{DD}} 3$ | Voltage applied to the $\mathrm{V}_{\text {DD }}$ RAM pin | 2.7 | 3.0 | 3.3 |  |
|  | $V_{D D} 4$ | Voltage applied to the VDC3 pin | 2.7 | 3.0 | 3.3 |  |
|  | $V_{\text {DD }} 5$ | Memory retention voltage | 0.8 |  |  |  |
| Input high-level voltage | $\mathrm{V}_{\mathrm{H} 1}$ | Ports PC, PD, PG, PH, PI, PJ, PK, and PL | $0.7 \mathrm{~V}_{\mathrm{DD}} 1$ |  | $\mathrm{V}_{\mathrm{DD}} 1$ | V |
|  | $\mathrm{V}_{\mathrm{H}}$ 2 | Port PA | $0.8 \mathrm{~V}_{\mathrm{DD}} 1$ |  | $\mathrm{V}_{\mathrm{DD} 1}$ | V |
|  | $\mathrm{V}_{\mathrm{H}} 3$ | Port PF | $0.8 \mathrm{~V}_{\mathrm{DD}} 1$ |  | $\mathrm{V}_{\text {DD } 1}$ | V |
|  | $\mathrm{V}_{1 \mathrm{H}} 4$ | Port BRES | 0.6 VDD1 |  | VDD1 | V |
| Input low-level voltage | $\mathrm{V}_{\text {IL }} 1$ | Ports PC, PD, PG, PH, PI, PJ, PK, and PL | 0 |  | $0.3 \mathrm{~V}_{\text {DD } 1}$ | V |
|  | $\mathrm{V}_{\mathrm{IL}}{ }^{2}$ | Port PA | 0 |  | $0.2 \mathrm{~V}_{\text {DD } 1}$ | V |
|  | $\mathrm{V}_{\mathrm{IL}} 3$ | Port PF | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD} 1}$ | V |
|  | $\mathrm{V}_{\text {IL }} 4$ | Port BRES | 0 |  | $0.2 \mathrm{~V}_{\mathrm{DD} 1}$ | V |
| Input amplitude | $\mathrm{V}_{1 \times 1}$ | XIN | 0.5 |  | 0.6 | Vrms |
|  | $\mathrm{V}_{\mathrm{IN}}$ 2 | FMIN, AMIN, HCTR: $\mathrm{V}_{\text {D } 1} 1=0.9$ to 1.8 V | 0.035 |  | 0.35 | Vrms |
|  | $\mathrm{V}_{1 \times} 3$ | FMIN: $\mathrm{V}_{\mathrm{DD} 1}=0.9$ to 1.8 V | 0.05 |  | 0.35 | Vrms |
| Input voltage range | $\mathrm{V}_{\mathrm{IN}} 4$ | ADIO, ADI1, ADI3, , $\mathrm{VDD}^{1}$ | 0 |  | $\mathrm{V}_{\mathrm{DD}} 4$ | V |
| Input frequency | $\mathrm{F}_{\text {IN } 1}$ | $\mathrm{XIN}: \mathrm{Cl} \leq 35 \mathrm{k} \Omega$ | 70 | 75 | 80 | kHz |
|  | $\mathrm{F}_{\mathrm{IN}} 2$ | FMIN: $\mathrm{V}_{\text {IN }} 2, \mathrm{~V}_{\text {DD }} 1=0.9$ to 1.8 V | 10 |  | 130 | MHz |
|  | $\mathrm{F}_{\text {IN }} 3$ | FMIN: $\mathrm{V}_{\text {IN }} 3, \mathrm{~V}_{\text {DD }} 1=0.9$ to 1.8 V | 130 |  | 250 | MHz |
|  | $\mathrm{F}_{\text {IN } 4}$ | AMIN(L): $\mathrm{V}_{\text {IN }} 2, \mathrm{~V}_{\text {DD }} 1=0.9$ to 1.8 V | 0.5 |  | 10 | MHz |
|  | $\mathrm{F}_{\text {IN }} 5$ | $\operatorname{AMIN}(\mathrm{H}): \mathrm{V}_{\text {IN }} 2, \mathrm{~V}_{\text {DD }} 1=0.9$ to 1.8 V | 2.0 |  | 20 | MHz |
|  | $\mathrm{F}_{\text {IN }} 5$ | HCTR: $\mathrm{V}_{\text {IN }} 2, \mathrm{~V}_{\text {DD }} 1=0.9$ to 1.8 V | 0.4 |  | 15 | MHz |

Electrical Characteristics under allowable operating conditions

| Parameter | Symbol | Conditions | Ratings |  |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | min | typ | max |  |
| Input high-level current | $\mathrm{l}_{1 \mathrm{H}^{1}}$ | XIN: $\mathrm{V}_{\text {DD }} 1=1.3 \mathrm{~V}$ |  |  | 3 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{1 \mathrm{H}^{2}}$ | FMIN, AMIN, HCTR: $\mathrm{V}_{\text {DD }} 1=1.3 \mathrm{~V}$ | 3 | 8 | 20 | $\mu \mathrm{A}$ |
|  | $1_{1 H^{3}}$ | Port PF: $\mathrm{V}_{\mathrm{DD}} 1=1.3 \mathrm{~V}$ |  |  | 4 | $\mu \mathrm{A}$ |
|  | ${ }_{1 / 1} 4$ | PA (without pull-down resistors), the PC, PD, PG, PH, PI, PJ, PK, and PL ports, and BRES: $\mathrm{V}_{\mathrm{DD}} 1=1.3 \mathrm{~V}$ |  |  | 3 | $\mu \mathrm{A}$ |
| Input low-level current | IL1 | XIN: $\mathrm{V}_{\text {D } 1}=\mathrm{V}_{\text {SS }}$ |  |  | -3 | $\mu \mathrm{A}$ |
|  | $\mathrm{I}_{1}{ }^{\text {2 }}$ | FMIN, AMIN, HCTR: $\mathrm{V}_{\text {DD }} 1=\mathrm{V}_{\text {SS }}$ | -3 | -8 | -20 | $\mu \mathrm{A}$ |
|  | ILL 3 | Port PF: $\mathrm{V}_{\text {DD }} 1=\mathrm{V}_{\text {SS }}$ |  |  | -4 | $\mu \mathrm{A}$ |
|  | $l_{\text {IL }} 4$ | PA (without pull-down resistors), the PC, PD, PG, PH, PI, PJ, PK, and PL ports, and BRES: $V_{D D} 1=V_{S S}$ |  |  | -3 | $\mu \mathrm{A}$ |
| Input floating voltage | $\mathrm{V}_{\text {IF }}$ | PA (with pull-down resistors) |  |  | $0.05 \mathrm{~V}_{\mathrm{DD}} 1$ | V |
| Pull-down resistor | $\mathrm{R}_{\text {PD }} 1$ | PA/PF (with pull-down resistors), $\mathrm{V}_{\mathrm{DD}} 1=1.3 \mathrm{~V}$ | 75 | 100 | 200 | k $\Omega$ |
|  | $\mathrm{R}_{\mathrm{PD}}{ }^{2}$ | TEST1, TEST2 (with pull-down resistors), $V_{D D} 1=1.3 \mathrm{~V}$ |  | 10 |  | $\mathrm{k} \Omega$ |
| Hysteresis | $\mathrm{V}_{\mathrm{H}}$ | BRES | $0.1 \mathrm{~V}_{\mathrm{DD}} 1$ | $0.2 \mathrm{~V}_{\mathrm{DD} 1}$ |  | V |
| Output high-level voltage | $\mathrm{V}_{\mathrm{OH}} 1$ | PB: $\mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{DD} 1}- \\ 0.3 \mathrm{~V}_{\mathrm{DD}} 1 \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}{ }^{2}$ | $\begin{aligned} & \text { PC, PD, PG, PH, PI, PJ, PK, and PL: } \\ & \mathrm{I}_{\mathrm{O}}=1 \mathrm{~mA} \end{aligned}$ | $\begin{array}{r} V_{D D 1}- \\ 0.3 V_{D D 1} \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}}{ }^{3}$ | EO: $\mathrm{I}_{\mathrm{O}}=500 \mu \mathrm{~A}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{DD} 4}- \\ 0.3 \mathrm{~V}_{\mathrm{DD} 4} \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}} 4$ | XOUT: $\mathrm{I}_{\mathrm{O}}=1 \mu \mathrm{~A}$ | $\begin{array}{r} \mathrm{V}_{\mathrm{DD} 1}- \\ 0.3 \mathrm{~V}_{\mathrm{DD} 1} \end{array}$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}} 5$ | S1 to S28: $\mathrm{I}_{0}=20 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}} 4-1$ |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}} 6$ | COM1, COM2, COM3, COM4: $\mathrm{I}_{\mathrm{O}}=100 \mu \mathrm{~A}$ | $\mathrm{V}_{\mathrm{DD}} 4$-1 |  |  | V |
|  | $\mathrm{V}_{\mathrm{OH}} 7$ | VDC1: $\mathrm{I}_{0}=1 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}} 4-1$ |  |  | V |
| Output low-level voltage | $\mathrm{V}_{\text {OL }} 1$ | PB: $\mathrm{I}_{\mathrm{O}}=-50 \mu \mathrm{~A}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}} 1$ | V |
|  | $\mathrm{V}_{\text {OL }} 2$ | $\begin{aligned} & \text { PC, PD, PE, PG, PH, PI, PJ, PK, } \\ & \text { and PL: } \mathrm{I}_{\mathrm{O}}=-1 \mathrm{~mA} \end{aligned}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}} 1$ | V |
|  | $\mathrm{V}_{\text {OL }} 3$ | EO: $\mathrm{I}_{0}=-500 \mu \mathrm{~A}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD}} 4$ | V |
|  | $\mathrm{V}_{\text {OL }} 4$ | XOUT: $\mathrm{I}_{0}=-1 \mu \mathrm{~A}$ |  |  | $0.3 \mathrm{~V}_{\mathrm{DD} 1}$ | V |
|  | $\mathrm{V}_{\text {OL }} 5$ | S1 to S28: $\mathrm{I}_{0}=-20 \mu \mathrm{~A}$ |  |  | $\mathrm{V}_{\mathrm{DD}} 4-2$ | V |
|  | $\mathrm{V}_{\text {OL }} 6$ | COM1, COM2, COM3, COM4: $\mathrm{I}_{\mathrm{O}}=-100 \mu \mathrm{~A}$ |  |  | $\mathrm{V}_{\mathrm{DD}} 4-2$ | V |
|  | $\mathrm{V}_{\text {OL }} 7$ | PE: $\mathrm{I}_{\mathrm{O}}=2 \mathrm{~mA}$ |  |  | $0.6 \mathrm{~V}_{\mathrm{DD} 1}$ | V |
| Output off leakage current | loff 1 | Ports PB, PC, PD, PG, PH, PI, PJ, PK, PL, and EO | -3 |  | +3 | $\mu \mathrm{A}$ |
|  | loff2 | Port PE | -100 |  | +100 | nA |
| A/D converter error |  | ADIO, ADI1, ADI3 $\mathrm{V}_{\text {DD }} 1$ | -1/2 |  | +1/2 | LSB |
| Current drain | $\mathrm{I}_{\mathrm{DD}} 1$ | $\mathrm{V}_{\text {DD }} 1=1.3 \mathrm{~V}: \mathrm{F}_{\text {IN }} 2130 \mathrm{MHz}, \mathrm{Ta}=25^{\circ} \mathrm{C}$ |  | 10 | 30 | mA |
|  | ldD 2 | $\mathrm{V}_{\mathrm{DD}} 1=1.3 \mathrm{~V}$ : In PLL stop mode, $\mathrm{Ta}=25^{\circ} \mathrm{C}$ |  | 0.15 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD}} 3$ | $\mathrm{V}_{\mathrm{DD}} 1=1.3 \mathrm{~V}$ : In HALT mode, $\mathrm{Ta}=25^{\circ} \mathrm{C} * 1$ |  | 0.1 |  | mA |
|  | $\mathrm{I}_{\mathrm{DD} 4}$ | $\mathrm{V}_{\mathrm{DD}} 1=1.8 \mathrm{~V}$, with the oscillator stopped, $\mathrm{Ta}=25^{\circ} \mathrm{C} * 2$ |  | 1 |  | $\mu \mathrm{A}$ |

[^0]*1. Halt and PLL STOP mode current test circuit


With all ports other than those specified above left open.
With output mode selected for PC and PD.
With segments S13 to S28 selected.
*2. Backup mode current test circuit


With all ports other than those specified above left open.
With output mode selected for PC and PD.
With segments S13 to S28 selected.

## DC-DC Converter Application



Block Diagram


Pin Functions

| Pin No. | Pin | I/O | Function | I/O circuit |
| :---: | :---: | :---: | :---: | :---: |
| 80 1 | $\begin{gathered} \text { XIN } \\ \text { XOUT } \end{gathered}$ | $\begin{aligned} & 1 \\ & 0 \end{aligned}$ | 75 kHz oscillator connections |  |
| $\begin{gathered} 79 \\ 2 \end{gathered}$ | TEST1 TEST2 | I | IC testing. <br> These pins must be connected to ground during normal operation. | - |
| 6 5 4 3 | $\begin{aligned} & \text { PA0 } \\ & \text { PA1 } \\ & \text { PA2 } \\ & \text { PA3 } \end{aligned}$ | 1 | Special-purpose ports for key return signal input designed with a low threshold voltage. When a key matrix is formed in combination with port PB, simultaneous multiple key presses with up to 3 keys can be detected. The pull-down resistors are set up for all four pins at the same time with the IOS instruction (PWn = 2.b1). This setting cannot be specified for individual pins. In backup mode, these pins go to the input disabled state, and the pull-down resistors are disabled after a reset. | Input with built-in pull-down resistor |
| $\begin{gathered} 10 \\ 9 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & \text { PB0 } \\ & \text { PB1 } \\ & \text { PB2 } \\ & \text { PB3 } \end{aligned}$ | 0 | Unbalanced CMOS outputs. These outputs are switched with the IOS 0 instruction. Since these outputs are unbalanced, no diodes are required to prevent short circuits due to simultaneous multiple key presses. These outputs go to the high-impedance output state in backup mode. After a reset, they go to the high-impedance output state and remain in that state until an output instruction (OUT, SPB, or RPB) is executed. | Unbalanced CMOS push-pull |
| $\begin{aligned} & 14 \\ & 13 \\ & 12 \\ & 11 \\ & 22 \\ & 21 \\ & 20 \\ & 19 \end{aligned}$ | PC0 <br> PC1 <br> PC2 <br> PC3 <br> $\overline{\text { INT0/PD0 }}$ <br> $\overline{\text { INT1/PD1 }}$ <br> PD2 <br> PD3 <br> $* 2$ | 1/O | General-purpose I/O ports. <br> PD0, PD1 can be used as an external interrupt port. The IOS instruction (Pwn = 4, 5) is used for switching the general-purpose I/O port function, and these ports can be set to input or output in 1-bit units. (0: input, 1: output) <br> In backup mode they go to the input disabled high-impedance state. <br> After a reset, they switch to the general-purpose input port function. | CMOS push-pull |
| 26 25 24 23 | $\begin{gathered} \text { BEEP/PE0 } \\ \text { PE1 } \\ \text { PE2 } \\ \text { PE3 } \end{gathered}$ | 0 | General-purpose output and beep tone output shared function ports (PEO only). The BEEP instruction is used to switch PEO between the general-purpose output port and beep tone output functions. To use PE0 as a general-purpose output port, execute a BEEP instruction with b2 set to 0 . Set b2 to 1 to use PEO as the beep tone output port. The b0 and b1 bits are used to select the beep tone frequency. There are two beep tone frequencies supported. <br> *: When PEO is set up as the beep tone output, executing an output instruction to PE0 only changes the state of the internal output latch, it does not affect the beep tone output in any way. Only the PEO pin can be switched between the general-purpose output function and the beep tone output function; the PE1 to PE3 pin only functions as a general-purpose output. These pins go to the high-impedance state in backup mode and remain in that state until an output instruction or a BEEP instruction is executed. Since these ports are open-drain ports, resistors must be inserted between these pins and $V_{D D}$. These ports are set to general-purpose output port function after a reset. | N -channel open-drain |
| $\begin{aligned} & 18 \\ & 17 \\ & 16 \\ & 15 \\ & 34 \\ & 33 \\ & 32 \\ & 31 \end{aligned}$ | PLO <br> PL1 <br> PL2 <br> PL3 <br> PK0 <br> SCK1/PK1 <br> SO1/PK2 <br> SI1/PK3 | I/O 1 1 1 $1 / 0$ $1 / 0$ $1 / 0$ $1 / 0$ | Shared function pins used as either general-purpose I/O ports or a serial I/O port (only port PK). When used as general-purpose I/O ports, the I/O direction can be switched in single bit units with the IOS instruction (Pwn = 1, C). The IOS instruction (with Pwn $=1, \mathrm{~b} 2$ ) is used to switch the function between the general-purpose $\mathrm{I} / \mathrm{O}$ port and the serial I/O port function. (0: general-purpose I/O port, 1: serial I/O) <br> In backup mode (low power mode) these pins go to the input disabled highimpedance state. After a reset, the general-purpose input port function is selected. <br> Pins PL1, PL2, and PL3 are used as input ports. | CMOS input |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin | I/O | Function | I/O circuit |
| :---: | :---: | :---: | :---: | :---: |
| 30 29 28 27 | PFO/ADIO <br> PF1/ADI1 <br> PF2 <br> PF3/ADI3 | 1 | General-purpose input and A/D converter input shared function ports. The IOS instruction (Pwn $=F H$ ) is used to switch between the general-purpose input and $A / D$ converter port functions. The general-purpose input and A/D converter port functions can be switched in a units, with 0 specifying general-purpose input, and 1 specifying the $A / D$ converter input function. To select the $A / D$ converter function, set up the $A / D$ converter pin with an IOS instruction with Pwn set to 1. The A/D converter is started with the UCC instruction ( $\mathrm{b} 3=1, \mathrm{~b} 2=1$ ). The ADCE flag is set when the conversion completes. The INR instruction is used to read in the data. <br> *: If an input instruction is executed for one of these pins which is set up for analog input, the read in data will be at the low level since CMOS input is disabled. In backup mode these pins go to the input disabled high-impedance state. These ports are set to their general-purpose input port function after a reset. The A/D converter is a 6 -bit successive approximation type converter, and features a conversion time of 1.28 ms . Note that the full-scale A/D converter voltage ( 3 FH ) is $(63 / 96) V_{D D}$. | CMOS input/analog input |
| 40 <br> 41 <br> 42 <br> 43 <br>  <br> 44 <br> 45 <br> 46 <br> 47 <br>  <br> 48 <br> 49 <br> 50 <br> 51 <br> 52 <br> 53 <br> 54 <br> 55 | PJ3/S28 <br> PJ2/S27 <br> PJ1/S26 <br> PJ0/S25 <br> PI3/S24 <br> PI2/S23 <br> PI1/S22 <br> PIO/S21 <br> PG3/S20 <br> PG2/S19 <br> PG1/S18 <br> PG0/S17 <br> PH3/S16 <br> PH2/S15 <br> PH1/S14 <br> PH0/S13 <br> *2 | I/O | LCD driver segment output and general-purpose I/O shared function ports. <br> The IOS instruction is used for switching between the segment output and generalpurpose I/O functions and between input and output for the general-purpose I/O port function. <br> - When used as segment output ports <br> The general-purpose I/O port function is selected with the IOS instruction (Pwn = 8). b0 to b3 = S17 to 20/PG0 to 3 <br> ( 0 : segment output 1: general-purpose $\mathrm{I} / \mathrm{O}$ ) <br> The general-purpose I/O port function is selected with the IOS instruction (Pwn =9). b0 to b3 = S13 to 16/PH0 to 3 <br> ( 0 : segment output 1: general-purpose I/O) <br> The general-purpose I/O port function is selected with the IOS instruction <br> (Rwn = D) <br> b0 to b3 = S21 to 24/P10 to 3 <br> ( 0 : segment output 1: general-purpose I/O) <br> The general-purpose I/O port function is selected with the IOS instruction <br> (Rwn = E) <br> b0 to b3 = S25 to 28/PJ0 to 3 <br> ( 0 : segment output 1: general-purpose $\mathrm{I} / \mathrm{O}$ ) <br> - When used as general-purpose I/O ports <br> The IOS instruction (Pwn =6, 7, A, B) is used to select input or output. Note that the mode can be set in a bit units. $\left(\begin{array}{l} b 0=P G 0 \\ b 1=P G 1 \\ b 2=P G 2 \\ b 3=P G 3 \end{array} \quad \begin{array}{l} b 0=P H 0 \\ b 1=P H 0 \\ b 2=P H 0 \\ b 3=P H 0 \end{array} \quad \begin{array}{l} b 0=P 10 \\ b 1=P 11 \\ b 2=P 12 \\ b 3=P 13 \end{array} \quad \begin{array}{l} b 0=P J 0 \\ b 1=P \mathrm{P} 1 \\ b 2=P J 2 \\ b 3=P 3 \end{array} \quad \begin{array}{l} \text { 0: Input } \\ 1: \text { Output } \end{array}\right)$ <br> In backup mode, these pins go to the input disabled high-impedance state if set up as general-purpose outputs, and are fixed at the low level if set up as segment outputs. These ports are set up as segment outputs after a reset. <br> Although the general-purpose port/LCD port setting is a mask option, the IOS instruction must be used as described above to set up the port function. | CMOS push-pull |
| $\begin{gathered} 56 \text { to } \\ 67 \end{gathered}$ | S12 to S1 | 0 | LCD driver segment output pins. <br> A $1 / 4$-duty $1 / 2$-bias drive technique is used. <br> The frame frequency is 75 Hz . <br> In backup mode, these outputs are fixed at the low level. <br> After a reset, these outputs are fixed at the low level. | CMOS push-pull |
| 68 69 70 71 | $\begin{aligned} & \text { COM4 } \\ & \text { COM3 } \\ & \text { COM2 } \\ & \text { COM1 } \end{aligned}$ | 0 | LCD driver common output pins. <br> A $1 / 4$-duty $1 / 2$-bias drive technique is used. <br> The frame frequency is 75 Hz . <br> In backup mode, these outputs are fixed at the low level. <br> After a reset, these outputs are fixed at the low level. |  |

Continued on next page.

Continued from preceding page.

| Pin No. | Pin | I/O | Function |  |  |  | I/O circuit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 72 | $\overline{R E S}$ | 1 | System reset input. <br> In CPU operating mode or halt mode, applications must apply a low level for at least one full machine cycle to reset the system and restart execution with the PC set to location 0 . This pin is connected in parallel with the internal power on reset circuit. |  |  |  | $\square \square$ |
| 38 | VDC1 | 0 | Output for the 3 V step-up circuit clock. Outputs $1 / 2$ the AM local oscillator frequency in AM reception mode, and $1 / 256$ the FM local oscillator or 75 kHz in FM reception mode. |  |  |  |  |
| 37 | VDC3 | 1 | Voltage stepped up by the DC-DC converter ( 3 V ) May also be used to input an equivalent voltage. |  |  |  |  |
| 36 | VDDRAM | 1 | RAM backup power supply. Connected to the VDC3 voltage through a diode. |  |  |  |  |
| 39 | VADJ | 0 | VDC3 voltage adjustment pin. Insert a $10 \mathrm{k} \Omega$ variable resistor between this pin and ground to adjust the VDC3 voltage. |  |  |  |  |
| 75 | FMIN | 1 | FM VCO (local oscillator) input. <br> This pin is selected with the PLL instruction CW1. <br> The input must be capacitor coupled. <br> Input is disabled in backup mode, in halt mode, after a reset, and in PLL stop mode. |  |  |  | CMOS amplifier input |
| 76 | AMIN | 1 | AM VCO (local oscillator) input. <br> This pin and the bandwidth are selected with the PLL instruction CW1. <br> The input must be capacitor coupled. <br> Input is disabled in backup mode, in halt mode, after a reset, and in PLL stop mode. |  |  |  | CMOS amplifier input |
| 73 | HCTR | 1 | Dedicated input port for the universal counter. <br> - For frequency measurement, select the HCTR frequency measurement mode and measurement time with a UCS instruction $(b 3=0, b 2=0)$ and start the counter with a UCC instruction. <br> When the count operation completes, the CNTEND flag will be set. Since it operates as an AC amplifier in this mode, the input must be provided through a coupling capacitor. <br> Input is disabled in backup mode, HALT mode, after a reset, and in PLL STOP mode. |  |  |  | CMOS amplifier input |
| 78 | EO | 0 | Main charge pump output. When the local oscillator frequency divided by N is higher than the reference frequency a high level is output, when lower, a low level is output, and the pin is set to the high-impedance state when the frequencies match. <br> This output goes to the high-impedance state in backup mode, in halt mode, after a reset, and in PLL stop mode. |  |  |  | CMOS push-pull |
| $\begin{aligned} & 77 \\ & 35 \\ & 74 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{S S} \\ & \mathrm{~V}_{S S} \\ & \mathrm{~V}_{\mathrm{DD}} \end{aligned}$ | - | Power supply pin. This pin must be connected to ground. <br> This pin must be connected to ground. <br> This pin must be connected to $\mathrm{V}_{\mathrm{DD}}$. Supports A/D converter. |  |  |  | - |

Note*: When a pin in an I/O switching port is used as an output, applications must first set up the data with an OUT, SPB, or RPB instruction and then set up output mode with an IOS instruction.

## LC72314 Series Instruction Set

## Terminology

ADDR : Program memory address
b : Borrow
C : Carry
DH : Data memory address High (Row address) [2 bits]
DL : Data memory address Low (Column address) [4 bits]
I : Immediate data [4 bits]
M : Data memory address
$\mathrm{N} \quad$ : Bit position [4 bits]
$\mathrm{Rn} \quad:$ Resister number [4 bits]
Pn : Port number [4 bits]
PW : Port control word number [4 bits]
r : General register (One of the addresses from 00H to 0FH of BANK0)
( ), [ ] : Contents of register or memory
M (DH, DL) : Data memory specified by DH, DL

| $\begin{array}{\|l} \hline \text { 으을 } \\ \text { 耪 } \\ \hline \end{array}$ | Mnemonic | Operand |  | Function | Operations function | Instruction format |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1st | 2nd |  |  | f | e | d | c | b | a | 98 | 7 | 65 | 4 | 3 | 21 | 0 |
|  | AD | $r$ | M | Add M to r | $\mathrm{R} \leftarrow(\mathrm{r})+(\mathrm{M})$ | 0 | 1 | 0 | 0 | 0 | 0 | DH |  | DL |  |  | $r$ |  |
|  | ADS | $r$ | M | Add $M$ to $r$, then skip if carry | $R \leftarrow(\mathrm{r})+(\mathrm{M})$, skip if carry | 0 | 1 | 0 |  | 0 | 1 | DH |  | DL |  |  | $r$ |  |
|  | AC | $r$ | M | Add M to r with carry | $R \leftarrow(\mathrm{r})+(\mathrm{M})+\mathrm{C}$ | 0 | 1 | 0 | 0 | 1 | 0 | DH |  | DL |  |  | $r$ |  |
|  | ACS | $r$ | M | Add M to r with carry, then skip if carry | $\mathrm{R} \leftarrow(\mathrm{r})+(\mathrm{M})+\mathrm{C}$ <br> skip if carry | 0 | 1 | 0 |  | 1 | 1 | DH |  | DL |  |  | r |  |
|  | AI | M | 1 | Add I to M | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{l}$ | 0 | 1 | 0 | 1 | 0 | 0 | DH |  | DL |  |  | 1 |  |
|  | AIS | M | 1 | Add I to M, then skip if carry | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{l}$, skip if carry | 0 | 1 | 0 | 1 | 0 | 1 | DH |  | DL |  |  | 1 |  |
|  | AIC | M | 1 | Add I to M with carry | $\mathrm{M} \leftarrow(\mathrm{M})+\mathrm{I}+\mathrm{C}$ | 0 | 1 | 0 | 1 | 1 | 0 | DH |  | DL |  |  | 1 |  |
|  | AICS | M | 1 | Add I to M with carry, then skip if carry | $\begin{aligned} & \mathrm{M} \leftarrow(\mathrm{M})+\mathrm{I}+\mathrm{C}, \\ & \text { skip if carry } \end{aligned}$ | 0 | 1 | 0 | 1 | 1 | 1 | DH |  | DL |  |  | 1 |  |
|  | SU | $r$ | M | Subtract M from r | $R \leftarrow(\mathrm{r})-(\mathrm{M})$ | 0 | 1 | 1 | 0 | 0 | 0 | DH |  | DL |  |  | $r$ |  |
|  | SUS | $r$ | M | Subtract M from r, then skip if borrow | $\begin{aligned} & \mathrm{R} \leftarrow(\mathrm{r})-(\mathrm{M}), \\ & \text { skip if borrow } \end{aligned}$ | 0 | 1 | 1 | 0 | 0 | 1 | DH |  | DL |  |  | $r$ |  |
|  | SB | $r$ | M | Subtract M from r with borrow | $R \leftarrow(r)-(M)-b$ | 0 | 1 | 1 | 0 | 1 | 0 | DH |  | DL |  |  | r |  |
|  | SBS | $r$ | M | Subtract M from r with borrow, then skip if borrow | $\begin{array}{\|l\|} \hline R \leftarrow(r)-(M)-b, \\ \text { skip if borrow } \\ \hline \end{array}$ | 0 | 1 | 1 | 0 | 1 | 1 | DH |  | DL |  |  | $r$ |  |
|  | SI | M | 1 | Subtract I from M | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{l}$ | 0 | 1 | 1 | 1 | 0 | 0 | DH |  | DL |  |  | 1 |  |
|  | SIS | M | 1 | Subtract I from M, then skip if borrow | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{I},$ skip if borrow | 0 | 1 | 1 | 1 | 0 | 1 | DH |  | DL |  |  | I |  |
|  | SIB | M | 1 | Subtract I from M with borrow | $\mathrm{M} \leftarrow(\mathrm{M})-\mathrm{l}-\mathrm{b}$ | 0 | 1 | 1 | 1 | 1 | 0 | DH |  | DL |  |  | 1 |  |
|  | SIBS | M | 1 | Subtract I from M with borrow, then skip if borrow | $\begin{aligned} & M \leftarrow(M)-I-b, \\ & \text { skip if borrow } \end{aligned}$ | 0 | 1 | 1 | 1 | 1 | 1 | DH |  | DL |  |  | 1 |  |
|  | SEQ | $r$ | M | Skip if $r$ equal to $M$ | (r) - (M), skip if zero | 0 | 0 | 0 | 1 | 0 | 0 | DH |  | DL |  |  | $r$ |  |
|  | SEQI | M | 1 | Skip if M equal to I | (M) - I, skip if zero | 0 | 0 | 0 | 1 | 1 | 0 | DH |  | DL |  |  | 1 |  |
|  | SNEI | M | 1 | Skip if M not equal to I | (M) -1 , skip if not zero | 0 | 0 | 0 | 0 | 0 | 1 | DH |  | DL |  |  | 1 |  |
|  | SGE | $r$ | M | Skip if $r$ is greater than or equal to $M$ | $\begin{aligned} & (\mathrm{r})-(\mathrm{M}), \\ & \text { skip if not borrow } \\ & \hline \end{aligned}$ | 0 | 0 | 0 | 1 | 1 | 0 | DH |  | DL |  |  | $r$ |  |
|  | SGEI | M | 1 | Skip if $M$ is greater than equal to I | (M) - I, skip if not borrow | 0 | 0 | 0 | 1 | 1 | 1 | DH |  | DL |  |  | 1 |  |
|  | SLEI | M | 1 | Skip if M is less than I | (M) - I, skip if borrow | 0 | 0 | 0 | 0 | 1 | 1 | DH |  | DL |  |  | 1 |  |

Continued on next page.

Continued from preceding page.

|  | Mnemonic | Operand |  | Function | Operations function | Instruction format |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1st | 2nd |  |  | f | e | d | c | b | a | 98 | 7 | 6 | 5 | 4 | 3 | 21 | 0 |
|  | AND | r | M | AND M with r | $\mathrm{R} \leftarrow(\mathrm{r})$ AND (M) |  | 0 | 1 | 0 | 0 | 0 | DH |  |  | DL |  |  | $r$ |  |
|  | ANDI | M | 1 | AND I with M | $\mathrm{M} \leftarrow(\mathrm{M})$ AND I |  | 0 | 1 | 0 | 0 | 1 | DH |  |  | DL |  |  | 1 |  |
|  | OR | $r$ | M | OR M with r | $\mathrm{R} \leftarrow(\mathrm{r}) \mathrm{OR}(\mathrm{M})$ |  | 0 | 1 | 0 | 1 | 0 | DH |  |  | DL |  |  | $r$ |  |
|  | ORI | M | 1 | OR I with M | $\mathrm{M} \leftarrow(\mathrm{M}) \mathrm{OR} \mathrm{I}$ |  | 0 | 1 | 0 | 1 | 1 | DH |  |  | DL |  |  | 1 |  |
|  | EXL | r | M | Exclusive OR M with r | $\mathrm{R} \leftarrow(\mathrm{r}) \mathrm{XOR}(\mathrm{M})$ |  | 0 | 1 | 1 | 0 | 0 | DH |  |  | DL |  |  | r |  |
|  | EXLI | M | 1 | Exclusive OR M with M | $\mathrm{M} \leftarrow(\mathrm{M})$ XOR I |  | 0 | 1 | 1 | 1 | 0 | DH |  |  | DL |  |  | 1 |  |
|  | SHR | $r$ |  | Shift r right with carry | $\square \underset{(r)}{\text { carry }} \square$ |  | 0 | 0 | 0 | 0 | 0 | 0 |  | 1 |  | 0 |  | $r$ |  |
|  | LD | $r$ | M | Load M to r | $\mathrm{R} \leftarrow(\mathrm{M})$ |  | 1 | 0 | 1 | 0 | 0 | DH |  |  | DL |  |  | r |  |
|  | ST | M | $r$ | Store r to M | $\mathrm{M} \leftarrow(\mathrm{r})$ |  | 1 | 0 | 1 | 0 | 1 | DH |  |  | DL |  |  | $r$ |  |
|  | MVRD | $r$ | M | Move M to destination M referring to $r$ in the same row | $[\mathrm{DH}, \mathrm{Rn}] \leftarrow(\mathrm{M})$ |  | 1 | 0 | 1 | 1 | 0 | DH |  |  | DL |  |  | r |  |
|  | MVRS | M | $r$ | Move source $M$ referring to $r$ to $M$ in the same row | $\mathrm{M} \leftarrow[\mathrm{DH}, \mathrm{Rn}]$ |  | 1 | 0 | 1 | 1 | 1 | DH |  |  | DL |  |  | $r$ |  |
|  | MVSR | M1 | M2 | Move M to M in the same row | [DH, DL1] $\leftarrow[\mathrm{DH}, \mathrm{DL2}]$ |  | 1 | 1 | 0 | 0 | 0 | DH |  |  | D1 |  |  | DL2 |  |
|  | MVI | M | 1 | Move I to M | $\mathrm{M} \leftarrow \mathrm{I}$ |  | 1 |  | 0 | 0 | 1 | DH |  |  | DL |  |  | I |  |
|  | TMT | M | N | Test $M$ bits, then skip if all bits specified are true | if $\mathrm{M}(\mathrm{N})=$ all 1 , then skip |  | 1 | 1 | 1 | 0 | 0 | DH |  |  | DL |  |  | N |  |
|  | TMF | M | N | Test $M$ bits, then skip if all bits specified are false | if $\mathrm{M}(\mathrm{N})=$ all 0 , then skip |  | 1 | 1 | 1 | 0 | 1 | DH |  |  | DL |  |  | N |  |
|  | JMP | ADDR |  | Jump to the address | $\mathrm{PC} \leftarrow \mathrm{ADDR}$ |  | 0 | 0 | ADDR (13 bits) |  |  |  |  |  |  |  |  |  |  |
|  | CAL | ADDR |  | Call subroutine | $\begin{aligned} & \mathrm{PC} \leftarrow \text { ADDR } \\ & \text { Stack } \leftarrow(\mathrm{PC})+1 \end{aligned}$ |  | 0 | 1 | ADDR (13 bits) |  |  |  |  |  |  |  |  |  |  |
|  | RT |  |  | Return from subroutine | $\mathrm{PC} \leftarrow$ Stack |  | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 |  |  |  |
|  | RTI |  |  | Return from interrupt | $\mathrm{PC} \leftarrow$ Stack, BANK $\leftarrow$ Stack, CARRY $\leftarrow$ Stack |  | 0 |  | 0 | 0 | 0 | 00 | 1 | 0 | 0 | 1 |  |  |  |
|  | SS | SWR | N | Set status register | (Status W-reg) $\mathrm{N} \leftarrow 1$ |  | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | SWR |  | N |  |
|  | RS | SWR | N | Reset status register | (Status W-reg) $\mathrm{N} \leftarrow 0$ |  | 1 | 1 | 1 | 1 | 1 | 11 | 0 | 0 | 1 | SWR |  | N |  |
|  | TST | SRR | N | Test status register true | If (Status R-reg) $\mathrm{N}=$ all | 1 | 1 | 1 | 1 | 1 | 1 | 11 | 0 | 1 |  | RR |  | N |  |
|  | TSF | SRR | N | Test status register false | If (Status R-reg) $\mathrm{N}=$ all | 1 | 1 | 1 | 1 | 1 | 1 | 11 | 1 | 0 |  | RR |  | N |  |
|  | TUL | N |  | Test Unlock F/F | If Unlock $\mathrm{F} / \mathrm{F}(\mathrm{N})=$ All 0 s , then skip |  | 0 | 0 | 0 | 0 | 0 | 00 | 1 | 1 | 0 | 1 |  | N |  |
| $\stackrel{0}{0}$ | PLL | M |  | Load M to PLL register | PLL reg $\leftarrow$ PLL data |  | 1 |  | 1 | 1 | 0 | DH |  |  | DL |  |  | $r$ |  |
| 은 | SIO | 11 | 12 | Serial I/O control | SIO reg $\leftarrow$ I1, 12 |  | 0 | 0 | 0 | 0 | 0 | 01 |  |  | 11 |  |  | 12 |  |
| 产 | UCS | 1 |  | Set I to UCCW1 | UCCW1 $\leftarrow 1$ | 0 | 0 | 0 | 0 | 0 | 0 | 00 | 0 | 0 | 0 | 1 |  | 1 |  |
| $\cdots$ | UCC | 1 |  | Set I to UCCW2 | UCCW2 $\leftarrow 1$ |  | 0 | 0 | 0 | 0 | 0 | 00 | 0 | 0 | 1 | 0 |  | 1 |  |
| ${ }_{0}$ | BEEP | 1 |  | Beep control | BEEP reg $\leftarrow 1$ |  | 0 | 0 | 0 | 0 | 0 | 00 | 0 | 1 | 1 | 0 |  | 1 |  |
| - | DZC | 1 |  | Dead zone control | DZC reg $\leftarrow 1$ | 0 | 0 | 0 | 0 | 0 | 0 | 00 | 1 | 0 | 1 | 1 |  | 1 |  |
| 3 | TMS | I |  | Set timer register | Timer reg $\leftarrow 1$ |  | 0 | 0 | 0 | 0 | 0 | 00 | 1 | 1 | 0 | 0 |  | I |  |
| 푸 | IOS | PWn | N | Set port control word | IOS reg PWn $\leftarrow \mathrm{N}$ |  | 1 | 1 | 1 | 1 | 1 | 10 |  |  | Wn |  |  | N |  |
|  | IN | M | Pn | Input register port data to M | $\mathrm{M} \leftarrow(\mathrm{Pn})$ | 1 | 1 | 1 | 0 | 1 | 0 | DH |  |  | DL |  |  | Pn |  |
|  | OUT | M | Pn | Output contents of M to port | $\mathrm{Pn} \leftarrow \mathrm{M}$ | 1 | 1 | 1 | 0 | 1 | 1 | DH |  |  | DL |  |  | Pn |  |
|  | INR | M | Rn | Input port data to M | $\mathrm{M} \leftarrow(\mathrm{Pn} \mathrm{reg})$ |  | 0 | 1 | 1 | 1 | 0 | DH |  |  | DL |  |  | Pn |  |
|  | OUTR | M | Rn | Output contents of M to register/port | Rn reg $\leftarrow(\mathrm{M})$ |  | 0 | 1 | 1 | 1 | 1 | DH |  |  | DL |  |  | Rn |  |
|  | SPB | Pn | N | Set port bits | $(\mathrm{Pn}) \mathrm{N} \leftarrow 1$ |  | 0 | 0 | 0 | 0 | 0 | 10 |  |  | Pn |  |  | N |  |
|  | RPB | Pn | N | Reset port bits | $(\mathrm{Pn}) \mathrm{N} \leftarrow 0$ |  | 0 | 0 | 0 | 0 | 0 | 11 |  |  | Pn |  |  | N |  |
|  | TPT | Pn | N | Test port1 bits, then skip if all bits specified are true | If (Pn)N = all 1, then skip |  | 1 | 1 | 1 | 1 | 1 | 00 |  |  | Pn |  |  | N |  |
|  | TPF | Pn | N | Test port1 bits, then skip if all bits specified are false | If ( Pn$) \mathrm{N}=$ all 0 , then skip | 1 | 1 | 1 | 1 | 1 | 1 | 01 |  |  | Pn |  |  | N |  |
|  | BANK | 1 |  | Select Bank | BANK $\leftarrow 1$ |  | 0 | 0 | 0 | 0 | 0 | 00 | 0 | 1 | 1 |  |  | 1 |  |

Continued on next page.

Continued from preceding page.

|  | Mnemonic | Operand |  | Function | Operations function | Instruction format |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 1st | 2nd |  |  | f | e | d | c | b | a | 9 | 8 | 7 | 6 |  |  |  | 2 | 1 | 0 |
| の | LCDA | M | 1 | Output segment pattern to LCD digit direct | LCD $($ DIGIT $) \leftarrow \mathrm{M}$ | 1 | 1 | 0 | 0 | 0 | 0 | DH |  |  | DL |  |  |  | DIG |  |  |
| $0 \cdot$ | LCDB | M | 1 |  |  | 1 | 1 | 0 | 0 | 0 | 1 | DH |  |  | DL |  |  |  | DIG |  |  |
| - | LCPA | M | 1 | Output segment pattern to LCD digit through LA | LCD (DIGIT) $\leftarrow \mathrm{LA} \leftarrow \mathrm{M}$ | 1 | 1 | 0 | 0 | 1 | 0 | DH |  |  | DL |  |  |  | DIG |  |  |
| . | LCPB | M | 1 |  |  | 1 | 1 | 0 | 0 | 1 | 1 | DH |  |  | DL |  |  |  | DIG |  |  |
|  | HALT | 1 |  | Halt mode control | HALT reg $\leftarrow \mathrm{I}$, then CPU clock stop | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |  | 0 |  | 1 |  |  |
|  | CKSTP |  |  | Clock stop | Stop x'tal OSC | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 | 0 | 1 |  | 1 |  |  |  |  |
|  | NOP |  |  | No operation | No operation | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  | 0 |  |  |  |  |

- Specifications of any and all SANYO products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
■ SANYO Electric Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
■ In the event that any or all SANYO products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
■ No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Electric Co., Ltd.
■ Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO product that you intend to use.
- Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of November, 2001. Specifications and information herein are subject to change without notice.


[^0]:    Note*: The halt mode current drain is due to 20 instruction being executed every 125 ms .

