# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 


#### Abstract

General Description The MAX1190 is a 3.3 V , dual 10 -bit analog-to-digital converter (ADC) featuring fully differential wideband track-and-hold (T/H) inputs, driving two ADCs. The MAX1190 is optimized for low power, small size, and high-dynamic performance for applications in imaging, instrumentation, and digital communications. This ADC operates from a single 2.8 V to 3.6 V supply, consuming only 492 mW while delivering a typical signal-to-noise and distortion (SINAD) of 57 dB at an input frequency of 60 MHz and a sampling rate of 120 Msps . The T/H driven input stages incorporate $400 \mathrm{MHz}(-3 \mathrm{~dB})$ input amplifiers. The converters can also be operated with single-ended inputs. In addition to low operating power, the MAX1190 features a 3mA sleep mode, as well as a $1 \mu \mathrm{~A}$ power-down mode to conserve power during idle periods. An internal 2.048 V precision bandgap reference sets the full-scale range of the ADC. A flexible reference structure allows the use of this internal or an externally applied reference, if desired, for applications requiring increased accuracy or a different input voltage range. The MAX1190 features parallel, CMOS-compatible threestate outputs. The digital output format can be set to two's complement or straight offset binary through a single control pin. The device provides for a separate output power supply of 1.7 V to 3.6 V for flexible interfacing with various logic families. The MAX1190 is available in a $7 \mathrm{~mm} \times$ $7 \mathrm{~mm}, 48$-pin TQFP-EP package, and is specified for the extended industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ temperature range. Pin-compatible lower speed versions of the MAX1190 are also available. Refer to the MAX1180-MAX1184 data sheets for $105 \mathrm{Msps} / 80 \mathrm{Msps} / 65 \mathrm{Msps} / 40 \mathrm{Msps}$. In addition to these speed grades, this family includes two multiplexed output versions (MAX1185/MAX1186 for 20Msps/40Msps), for which digital data is presented time-interleaved and on a single, parallel 10-bit output port. For lower speed, pin-compatible, 8-bit versions of the MAX1190, refer to the MAX1195-MAX1198 data sheets.


## Applications

Baseband I/Q Sampling
Multichannel IF Sampling
Ultrasound and Medical Imaging
Battery-Powered Instrumentation
WLAN, WWAN, WLL, MMDS Modems
Set-Top Boxes
VSAT Terminals

Features

- Single 3.3V Operation
- Excellent Dynamic Performance

57 dB SINAD at $\mathrm{fIN}=60 \mathrm{MHz}$
64 dBc SFDR at $\mathrm{f} \mathrm{IN}=60 \mathrm{MHz}$

- -71dBc Interchannel Crosstalk at $\mathrm{fiN}=60 \mathrm{MHz}$
- Low Power

492mW (Normal Operation)
10mW (Sleep Mode)
$3.3 \mu \mathrm{~W}$ (Shutdown Mode)

- 0.08dB Gain and $0.8^{\circ}$ Phase Matching
- Wide $\pm 1$ VP-p Differential Analog Input Voltage Range
- 400MHz -3dB Input Bandwidth
- On-Chip 2.048V Precision Bandgap Reference
- User-Selectable Output Format-Two's Complement or Offset Binary
- Pin-Compatible, Lower-Speed, 10-Bit and 8-Bit Versions Available

Ordering Information

| PART | TEMP RANGE | PIN-PACKAGE |
| :---: | :--- | :--- |
| MAX1190ECM | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 48 TQFP-EP ${ }^{*}$ |

*EP = Exposed paddle.

Functional Diagram appears at end of data sheet.
Pin Configuration


## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

## ABSOLUTE MAXIMUM RATINGS

| $V_{D D}, \mathrm{OV}_{\text {DD }}$ to GND | -0.3 V to +3.6 V |
| :---: | :---: |
| OGND to GND | -0.3 V to +0.3 V |
| INA+, INA-, INB+, INB- to GND | -0.3V to V DD |
| REFIN, REFOUT, REFP, REFN, COM, CLK to GND. | .-0.3V to (VDD + 0.3V) |
| $\overline{\mathrm{OE}}, \mathrm{PD}, \mathrm{SLEEP}, \mathrm{T} / \mathrm{B}$, D9A-D0A, D9B-D0B to OGND | .-0.3V to (OVDD + 0.3V) |

Continuous Power Dissipation ( $\mathrm{T}_{\mathrm{A}}=+70^{\circ} \mathrm{C}$ )
48 -Pin TQFP (derate $12.5 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $+70^{\circ} \mathrm{C}$ )........ 1000 mW
Operating Temperature Range ........................... $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
Junction Temperature ...................................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range ............................. $60^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (soldering, 10s) ................................. $300^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{OV}_{\mathrm{DD}}=2 \mathrm{~V} ; 0.1 \mu \mathrm{~F}\right.$ and $1.0 \mu \mathrm{~F}$ capacitors from REFP, REFN, and COM to GND, REFOUT connected to REFIN through a $10 \mathrm{k} \Omega$ resistor; $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V} ; \mathrm{V}_{I N}=2 \mathrm{~V}_{\text {P-P }}$ (differential with respect to $C O M$ ); $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ at digital outputs; $\mathrm{f} C \mathrm{LK}=120 \mathrm{MHz} ; \mathrm{T}_{\mathrm{A}}=$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted; $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization; typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DC ACCURACY |  |  |  |  |  |  |
| Resolution |  |  | 10 |  |  | Bits |
| Integral Nonlinearity | INL | $\mathrm{fin}=7.47 \mathrm{MHz}$ |  | $\pm 0.75$ | $\pm 3$ | LSB |
| Differential Nonlinearity | DNL | $\mathrm{fin}_{\mathrm{I}}=7.47 \mathrm{MHz}$, no missing codes guaranteed | -1 | $\pm 0.4$ | +1.5 | LSB |
| Offset Error |  |  |  | $< \pm 1$ | $\pm 1.8$ | \%FS |
| Gain Error |  |  |  | 0 | $\pm 2$ | \%FS |
| ANALOG INPUT |  |  |  |  |  |  |
| Differential Input Voltage Range | V DIFF | Differential or single-ended inputs |  | $\pm 1.0$ |  | V |
| Common-Mode Input Voltage Range | $V_{\text {CM }}$ |  |  | $\begin{gathered} \hline \mathrm{VD} / 2 \\ \pm 0.5 \end{gathered}$ |  | V |
| Input Resistance | RIN | Switched capacitor load |  | 20 |  | $\mathrm{k} \Omega$ |
| Input Capacitance | CIN |  |  | 5 |  | pF |
| CONVERSION RATE |  |  |  |  |  |  |
| Maximum Clock Frequency | fCLK |  | 120 |  |  | MHz |
| Data Latency |  |  |  | 5 |  | Clock Cycles |
| DYNAMIC CHARACTERISTICS (fCLK $=120 \mathrm{MHz}$, 4096-point FFT) |  |  |  |  |  |  |
| Signal-to-Noise Ratio | SNR | finA or $B=20.01 \mathrm{MHz}$ at -0.5 dB FS, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 55 | 58.5 |  | dB |
|  |  | finA or B $=30.09 \mathrm{MHz}$ at -0.5 dB FS |  | 58.2 |  |  |
|  |  | finA or $\mathrm{B}=59.74 \mathrm{MHz}$ at -0.5 dB FS |  | 58 |  |  |
| Signal-to-Noise and Distortion | SINAD | finA or $B=20.01 \mathrm{MHz}$ at -0.5 dB FS, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ | 54.5 | 57.5 |  | dB |
|  |  | finA or B $=30.09 \mathrm{MHz}$ at -0.5 dB FS |  | 57 |  |  |
|  |  | finA or $\mathrm{B}=59.74 \mathrm{MHz}$ at -0.5 dB FS |  | 57 |  |  |

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

## ELECTRICAL CHARACTERISTICS (continued)

( $V_{D D}=3.3 \mathrm{~V} ; \mathrm{OV}_{\mathrm{DD}}=2 \mathrm{~V} ; 0.1 \mu \mathrm{~F}$ and $1.0 \mu \mathrm{~F}$ capacitors from REFP, REFN, and COM to GND, REFOUT connected to REFIN through a $10 \mathrm{k} \Omega$ resistor; $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V} ; \mathrm{V}_{I N}=2 \mathrm{~V}_{\text {P-P }}$ (differential with respect to $C O M$ ); $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ at digital outputs; $\mathrm{fCLK}=120 \mathrm{MHz}$; $\mathrm{T}_{\mathrm{A}}=$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$, unless otherwise noted; $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization; typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Spurious-Free Dynamic Range | SFDR | finA or $\mathrm{B}=20.01 \mathrm{MHz}$ at -0.5 dB FS, $T_{A}=+25^{\circ} \mathrm{C}$ | 58 | 67 |  | dBc |
|  |  | finA or $\mathrm{B}=30.09 \mathrm{MHz}$ at -0.5 dB FS |  | 67 |  |  |
|  |  | finA or $\mathrm{B}=59.74 \mathrm{MHz}$ at -0.5 dB FS |  | 64 |  |  |
| Third-Harmonic Distortion | HD3 | finA or $B=20.01 \mathrm{MHz}$ at -0.5 dB FS, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | -67 |  | dBc |
|  |  | finA or $\mathrm{B}=30.09 \mathrm{MHz}$ at -0.5 dB FS |  | -67 |  |  |
|  |  | finA or $\mathrm{B}=59.74 \mathrm{MHz}$ at -0.5 dB FS |  | -64 |  |  |
| Intermodulation Distortion (First Five Odd-Order IMDs) | IMD | $\mathrm{f}_{\mathrm{IN} 1}(\mathrm{~A}$ or B$)=43.393 \mathrm{MHz}$ at -6.5 dB FS , $\mathrm{f} / \mathrm{N} 2(\mathrm{~A}$ or B$)=48.9017 \mathrm{MHz}$ at -6.5 dB FS (Note 1) |  | -73 |  | dBc |
| Third-Order Intermodulation Distortion | IM3 | $\mathrm{fiN} 1(\mathrm{~A}$ or B$)=43.393 \mathrm{MHz}$ at -6.5 dB FS , $\mathrm{fin} 2(\mathrm{~A}$ or B$)=48.9017 \mathrm{MHz}$ at -6.5 dB FS (Note 1) |  | -83 |  | dBc |
| Total Harmonic Distortion (First Four Harmonics) | THD | finA or $B=20.01 \mathrm{MHz}$ at -0.5 dB FS, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ |  | -65 | -58 | dBc |
|  |  | finA or B $=30.09 \mathrm{MHz}$ at -0.5 dB FS |  | -65 |  |  |
|  |  | finA or $\mathrm{B}=59.74 \mathrm{MHz}$ at -0.5 dB FS |  | -63 |  |  |
| Small-Signal Bandwidth |  | Input at -20dB FS, differential inputs |  | 500 |  | MHz |
| Full-Power Bandwidth | FPBW | Input at -0.5 dB FS , differential inputs |  | 400 |  | MHz |
| Aperture Delay | ${ }_{\text {tad }}$ |  |  | 1 |  | ns |
| Aperture Jitter | $t_{\text {AJ }}$ |  |  | 2 |  | psRMS |
| Overdrive Recovery Time |  | For $1.5 \times$ full-scale input |  | 2 |  | ns |
| INTERNAL REFERENCE |  |  |  |  |  |  |
| Reference Output Voltage | VREFOUT |  |  | $\begin{gathered} 2.048 \\ \pm 3 \% \end{gathered}$ |  | V |
| Load Regulation |  |  |  | 1.25 |  | $\mathrm{mV} / \mathrm{mA}$ |
| Reference Temperature Coefficient | TCref |  |  | 60 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| BUFFERED EXTERNAL REFERENCE (VREFIN $=2.048 \mathrm{~V}$ ) |  |  |  |  |  |  |
| Positive Reference Output Voltage | $V_{\text {Refp }}$ | (Note 2) |  | 2.162 |  | V |
| Negative Reference Output Voltage | $V_{\text {Refn }}$ | (Note 2) |  | 1.138 |  | V |
| Common-Mode Level | VCOM | (Note 2) |  | 1.651 |  | V |
| Differential Reference Output Voltage Range | $\Delta V_{\text {REF }}$ | $\Delta V_{\text {REF }}=\mathrm{V}_{\text {REFP }}-\mathrm{V}_{\text {REF }}$ | 0.95 | 1.024 | 1.09 | V |
| REFIN Resistance | RREFIN |  |  | >50 |  | $\mathrm{M} \Omega$ |

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

## ELECTRICAL CHARACTERISTICS (continued)

( $\mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} ; \mathrm{OV}_{\mathrm{DD}}=2 \mathrm{~V} ; 0.1 \mu \mathrm{~F}$ and $1.0 \mu \mathrm{~F}$ capacitors from REFP, REFN, and COM to GND, REFOUT connected to REFIN through a $10 \mathrm{k} \Omega$ resistor; $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V} ; \mathrm{V}_{I N}=2 \mathrm{~V}_{\text {P-P }}$ (differential with respect to COM ); $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ at digital outputs; fCLK $=120 \mathrm{MHz} ; \mathrm{T}_{\mathrm{A}}=$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted; $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization; typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP |
| :--- | :---: | :---: | :---: | :---: |
| Maximum REFP, COM Source <br> Current | ISOURCE |  | 5 | UNITS |
| Maximum REFP, COM Sink <br> Current | ISINK |  | -250 | mA |
| Maximum REFN Source Current | ISOURCE |  | 250 | $\mu \mathrm{~A}$ |
| Maximum REFN Sink Current | ISINK |  | -5 | $\mu \mathrm{~A}$ |

UNBUFFERED EXTERNAL REFERENCE (VREFIN = AGND, reference voltage applied to REFP, REFN, and COM)
$\left.\begin{array}{|l|c|l|c|c|}\hline \text { REFP, REFN Input Resistance } & \begin{array}{c}R_{\text {REFP, }} \\ R_{\text {REF }}\end{array} & \begin{array}{l}\text { Measured between REFP and COM, and } \\ \text { REFN and COM }\end{array} & 3.4 & \mathrm{k} \Omega \\ \hline \begin{array}{l}\text { Differential Reference Input } \\ \text { Voltage Range }\end{array} & \Delta V_{\text {REF }} & \Delta V_{\text {REF }}=V_{\text {REFP }}-V_{\text {REFN }} & 1.024 \\ \pm 10 \%\end{array}\right]$

DIGITAL INPUTS (CLK, PD, $\overline{\text { OE, SLEEP, T/B) }}$

| Input High Threshold | $\mathrm{V}_{\mathrm{IH}}$ | CLK | $\begin{aligned} & 0.8 \times \\ & V_{D D} \end{aligned}$ | V |
| :---: | :---: | :---: | :---: | :---: |
|  |  | PD, $\overline{O E}$, SLEEP, T/B | $\begin{aligned} & 0.8 \times \\ & \text { OVDD } \end{aligned}$ |  |
| Input Low Threshold | VIL | CLK | $\begin{aligned} & 0.2 \times \\ & V_{D D} \end{aligned}$ | V |
|  |  | PD, $\overline{O E}$, SLEEP, T/B | $\begin{aligned} & 0.2 \times \\ & \text { OVDD } \end{aligned}$ |  |
| Input Hysteresis | VHYST |  | 0.1 | V |
| Input Leakage | IIH | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{DD}}(\mathrm{CLK})$ | $\pm 5$ | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IH}}=O V_{\text {DD }}(\mathrm{PD}, \overline{\mathrm{OE}}$, SLEEP, $\mathrm{T} / \mathrm{B})$ | $\pm 5$ |  |
|  | IIL | $\mathrm{V}_{\text {IL }}=0$ | $\pm 5$ |  |
| Input Capacitance | CIN |  | 5 | pF |
| DIGITAL OUTPUTS (D9A-D0A, D9B-D0B) |  |  |  |  |
| Output Voltage Low | VOL | ISINK $=-200 \mu \mathrm{~A}$ | 0.2 | V |
| Output Voltage High | VOH | ISOURCE $=200 \mu \mathrm{~A}$ | $\begin{gathered} \text { OVDD - } \\ 0.2 \end{gathered}$ | V |
| Three-State Leakage Current | ILEAK | $\overline{\mathrm{OE}}=0 V_{\text {DD }}$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Three-State Output Capacitance | Cout | $\overline{\mathrm{OE}}=\mathrm{OV}$ DD | 5 | pF |

POWER REQUIREMENTS

| Analog Supply Voltage Range | $V_{D D}$ |  | 2.8 | 3.3 | 3.6 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Supply Voltage Range | OV |  |  | 1.7 | 2.5 | 3.6 |

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

## ELECTRICAL CHARACTERISTICS (continued)

( $V_{D D}=3.3 \mathrm{~V} ; \mathrm{V}_{D D}=2 \mathrm{~V} ; 0.1 \mu \mathrm{~F}$ and $1.0 \mu \mathrm{~F}$ capacitors from REFP, REFN, and COM to GND, REFOUT connected to REFIN through a $10 \mathrm{k} \Omega$ resistor; $\mathrm{V}_{\text {REFIN }}=2.048 \mathrm{~V} ; \mathrm{V}_{I N}=2 \mathrm{~V}_{\text {P-P }}$ (differential with respect to $C O M$ ); $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ at digital outputs; $\mathrm{fCLK}=120 \mathrm{MHz}$; $\mathrm{T}_{\mathrm{A}}=$ $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted; $\geq+25^{\circ} \mathrm{C}$ guaranteed by production test, $<+25^{\circ} \mathrm{C}$ guaranteed by design and characterization; typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Analog Supply Current | IVDD | Operating, fiNA and $B=20.01 \mathrm{MHz}$ at -0.5 dB FS | 149 | 185 | mA |
|  |  | Sleep mode | 3 |  |  |
|  |  | Shutdown, clock idle, PD = $\overline{\mathrm{OE}}=\mathrm{OV} \mathrm{DD}$ | 1 | 15 | $\mu \mathrm{A}$ |
| Output Supply Current | IovDD | Operating, $\mathrm{f} / \mathrm{NA}$ and $\mathrm{B}=20.01 \mathrm{MHz}$ at -0.5 dB FS; see Typical Operating Characteristics section, Digital Supply Current vs. Analog Input Frequency | 16 |  | mA |
|  |  | Sleep mode | 100 |  | $\mu \mathrm{A}$ |
|  |  | Shutdown, clock idle, PD = $\overline{\mathrm{OE}}=\mathrm{OV}$ DD | 2 | 10 |  |
| Analog Power Dissipation | PDISS | Operating, fiNA and $\mathrm{B}=20.01 \mathrm{MHz}$ at -0.5 dB FS | 492 | 611 | mW |
|  |  | Sleep mode | 10 |  | mW |
|  |  | Shutdown, clock idle, PD = $\overline{\mathrm{OE}}=\mathrm{OV}$ DD | 3.3 | 50 | $\mu \mathrm{W}$ |
| Power-Supply Rejection Ratio | PSRR | Offset, VDD $\pm 5 \%$ | $\pm 3.4$ |  | mV/V |
|  |  | Gain, VDD $\pm 5 \%$ | $\pm 0.81$ |  | \%/V |
| TIMING CHARACTERISTICS |  |  |  |  |  |
| CLK Rise to Output Data Valid Time | tDo | $C \mathrm{~L}=20 \mathrm{pF}$ (Note 3) | 4.8 | 7.4 | ns |
| $\overline{\text { OE Fall to Output Enable Time }}$ | tenable |  | 4.7 |  | ns |
| $\overline{\text { OE Rise to Output Disable Time }}$ | tDISABLE |  | 1.2 |  | ns |
| CLK Pulse Width High | tch | Clock period: 8.34ns; see Typical Operating Characteristics section, AC Performance vs. Clock Duty Cycle | 4.17 |  | ns |
| CLK Pulse Width Low | ${ }^{\text {t CL }}$ | Clock period: 8.34ns; see Typical Operating Characteristics section, AC Performance vs. Clock Duty Cycle | 4.17 |  | ns |
| Wake-Up Time | tWAKE | Wake up from sleep mode (Note 4) | 0.65 |  | $\mu \mathrm{s}$ |
|  |  | Wake up from shutdown mode (Note 4) | 1.2 |  |  |
| CHANNEL-TO-CHANNEL MATCHING |  |  |  |  |  |
| Crosstalk |  | finA or $\mathrm{B}=20.01 \mathrm{MHz}$ at -0.5 dB FS | -71 |  | dBc |
| Gain Matching |  | finA or B $=20.01 \mathrm{MHz}$ at -0.5 dB FS (Note 5) | 0.08 | $\pm 0.2$ | dB |
| Phase Matching |  | finA or B $=20.01 \mathrm{MHz}$ at -0.5 dB FS (Note 6) | 0.8 |  | Degrees |

Note 1: Intermodulation distortion is the total power of the intermodulation products relative to the total input power.
Note 2: REFP, REFN, and COM should be bypassed to GND with a $0.1 \mu \mathrm{~F}$ (min) or $1 \mu \mathrm{~F}$ (typ) capacitor.
Note 3: Digital outputs settle to $\mathrm{V}_{\mathrm{IH}}, \mathrm{V}_{\mathrm{IL}}$. Parameter guaranteed by design.
Note 4: With REFIN driven externally, REFP, COM, and REFN are left floating while powered down.
Note 5: Amplitude matching is measured by applying the same signal to each channel and comparing the magnitude of the fundamental of the calculated FFT. The data from both ADC channels must be captured simultaneously during this test.
Note 6: Phase matching is measured by applying the same signal to each channel and comparing the phase of the fundamental of the calculated FFT. The data from both ADC channels must be captured simultaneously during this test.

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

$\left(V_{D D}=3.3 \mathrm{~V}, O V_{D D}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REFIN }}=2.048 \mathrm{~V}\right.$, differential input at -0.5 dB FS, $\mathrm{f}_{\mathrm{CLK}}=120 \mathrm{MHz}, \mathrm{CL} \approx 10 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. )


FFT PLOT CHB (8192-POINT RECORD, DIFFERENTIAL INPUT)


TWO-TONE IMD PLOT (8192-POINT RECORD, DIFFERENTIAL INPUT)


FFT PLOT CHB (8192-POINT RECORD, DIFFERENTIAL INPUT)


FFT PLOT CHA (8192-POINT RECORD, DIFFERENTIAL INPUT)


SIGNAL-TO-NOISE RATIO vs. ANALOG INPUT FREQUENCY


FFT PLOT CHA (8192-POINT RECORD, DIFFERENTIAL INPUT)


FFT PLOT CHB (8192-POINT RECORD, DIFFERENTIAL INPUT)


SIGNAL-TO-NOISE + DISTORTION vs. ANALOG INPUT FREQUENCY


# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

## Typical Operating Characteristics (continued)

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REFIN }}=2.048 \mathrm{~V}\right.$, differential input at -0.5 dB FS, $\mathrm{f}_{\mathrm{CLK}}=120 \mathrm{MHz}, \mathrm{CL} \approx 10 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. )


## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

## Typical Operating Characteristics (continued)

$\left(V_{D D}=3.3 \mathrm{~V}, \mathrm{OV}_{\mathrm{DD}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{REFIN}}=2.048 \mathrm{~V}\right.$, differential input at $-0.5 \mathrm{~dB} F S, \mathrm{f}_{\mathrm{CLK}}=120 \mathrm{MHz}, \mathrm{C}_{\mathrm{L}} \approx 10 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted. )


OFFSET ERROR vs. TEMPERATURE, EXTERNAL REFERENCE


INTERNAL REFERENCE VOLTAGE
vs. TEMPERATURE


DIFFERENTIAL NONLINEARITY
vs. DIGITAL OUTPUT CODE


ANALOG SUPPLY CURRENT
vs. TEMPERATURE


GAIN ERROR vs. TEMPERATURE, EXTERNAL REFERENCE


DIGITAL SUPPLY CURRENT vs. ANALOG INPUT FREQUENCY



# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

Pin Description

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | COM | Common-Mode Voltage I/O. Bypass to GND with $\mathrm{a} \geq 0.1 \mu \mathrm{~F}$ capacitor. |
| $\begin{gathered} 2,6,11 \\ 14,15 \end{gathered}$ | $V_{D D}$ | Analog Supply Voltage. Bypass to GND with a capacitor combination of $2.2 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$. |
| $\begin{gathered} 3,7,10 \\ 13,16 \end{gathered}$ | GND | Analog Ground |
| 4 | INA+ | Channel A Positive Analog Input. For single-ended operation, connect signal source to INA+. |
| 5 | INA- | Channel A Negative Analog Input. For single-ended operation, connect INA- to COM. |
| 8 | INB- | Channel B Negative Analog Input. For single-ended operation, connect INB- to COM. |
| 9 | INB+ | Channel B Positive Analog Input. For single-ended operation, connect signal source to INB+. |
| 12 | CLK | Converter Clock Input |
| 17 | T/B | T/B selects the ADC Digital Output Format: <br> High: Two's complement <br> Low: Straight offset binary |
| 18 | SLEEP | Sleep-Mode Input: <br> High: Disables both quantizers, but leaves the reference bias circuit active Low: Normal operation |
| 19 | PD | High-Active Power-Down Input: <br> High: Power-down mode <br> Low: Normal operation |
| 20 | $\overline{\mathrm{OE}}$ | Low-Active Output Enable Input: High: Digital outputs disabled Low: Digital outputs enabled |
| 21 | D9B | Three-State Digital Output, Bit 9 (MSB), Channel B |
| 22 | D8B | Three-State Digital Output, Bit 8, Channel B |
| 23 | D7B | Three-State Digital Output, Bit 7, Channel B |
| 24 | D6B | Three-State Digital Output, Bit 6, Channel B |
| 25 | D5B | Three-State Digital Output, Bit 5, Channel B |
| 26 | D4B | Three-State Digital Output, Bit 4, Channel B |
| 27 | D3B | Three-State Digital Output, Bit 3, Channel B |
| 28 | D2B | Three-State Digital Output, Bit 2, Channel B |
| 29 | D1B | Three-State Digital Output, Bit 1, Channel B |
| 30 | DOB | Three-State Digital Output, Bit 0, Channel B |
| 31, 34 | OGND | Output Driver Ground |
| 32,33 | OVDD | Output Driver Supply Voltage. Bypass to OGND with a capacitor combination of $2.2 \mu \mathrm{~F}$ in parallel with $0.1 \mu \mathrm{~F}$. |
| 35 | DOA | Three-State Digital Output, Bit 0, Channel A |
| 36 | D1A | Three-State Digital Output, Bit 1, Channel A |
| 37 | D2A | Three-State Digital Output, Bit 2, Channel A |
| 38 | D3A | Three-State Digital Output, Bit 3, Channel A |
| 39 | D4A | Three-State Digital Output, Bit 4, Channel A |

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

Pin Description (continued)

| PIN | NAME | FUNCTION |
| :---: | :---: | :---: |
| 40 | D5A | Three-State Digital Output, Bit 5, Channel A |
| 41 | D6A | Three-State Digital Output, Bit 6, Channel A |
| 42 | D7A | Three-State Digital Output, Bit 7, Channel A |
| 43 | D8A | Three-State Digital Output, Bit 8, Channel A |
| 44 | D9A | Three-State Digital Output, Bit 9 (MSB), Channel A |
| 45 | REFOUT | Internal Reference Voltage Output. Can be connected to REFIN through a resistor or a resistor-divider. |
| 46 | REFIN | Reference Input. $\mathrm{V}_{\text {REFIN }}=2 \times\left(\mathrm{V}_{\text {REFP }}-\mathrm{V}_{\text {REF }}\right)$. Bypass to GND with a $>0.1 \mu \mathrm{~F}$ capacitor. |
| 47 | REFP | Positive Reference I/O. Conversion range is $\pm$ (VREFP - VREFN). Bypass to GND with a $>0.1 \mu \mathrm{~F}$ capacitor. |
| 48 | REFN | Negative Reference I/O. Conversion range is $\pm\left(\mathrm{V}_{\text {REFP }}-V_{\text {REFN }}\right)$. Bypass to GND with a $>0.1 \mu \mathrm{~F}$ capacitor. |

## Detailed Description

The MAX1190 uses a nine-stage, fully differential, pipelined architecture (Figure 1) that allows for highspeed conversion while minimizing power consumption. Samples taken at the inputs move progressively through the pipeline stages every half-clock cycle. Including the delay through the output latch, the total clock-cycle latency is five clock cycles.
Flash ADCs convert the held input voltages into a digital code. Internal MDACs convert the digitized results back into analog voltages, which are then subtracted from the original held input signals. The resulting error signals are then multiplied by 2, and the residues are passed along to the next pipeline stages, where the process is repeated until the signals have been processed by all nine stages.

## Input Track-and-Hold Circuits

Figure 2 displays a simplified functional diagram of the input T/H circuits in both track and hold mode. In track mode, switches S1, S2a, S2b, S4a, S4b, S5a, and S5b are closed. The fully differential circuits sample the input signals onto the two capacitors (C2a and C2b) through switches S4a and S4b. S2a and S2b set the common mode for the amplifier input, and open simultaneously with S1, sampling the input waveform. Switches S4a, S4b, S5a, and S5b are then opened before switches S3a and S3b connect capacitors C1a and C1b to the output of the amplifier and switch S4c is closed. The resulting differential voltages are held on capacitors C2a and C2b. The amplifiers are used to charge capacitors C1a and C1b to the same values originally held on C2a and C2b.


Figure 1. Pipelined Architecture—Stage Blocks

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs



Figure 2. MAX1190 T/H Amplifiers

These values are then presented to the first-stage quantizers and isolate the pipelines from the fast-changing inputs. The wide input bandwidth $\mathrm{T} / \mathrm{H}$ amplifiers allow the MAX1190 to track and sample/hold analog inputs of high frequencies (>Nyquist). Both ADC inputs (INA+, INB+,

INA- and INB-) can be driven either differentially or single ended. Match the impedance of INA+ and INA-, as well as INB+ and INB-, and set the common-mode voltage to midsupply (VDD/2) for optimum performance.

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

## Analog Inputs and Reference Configurations

The full-scale range of the MAX1190 is determined by the internally generated voltage difference between REFP (VDD/2 + VREFIN/4) and REFN (VDD/2 - VREFIN/4). The fullscale range for both on-chip ADCs is adjustable through the REFIN pin, which is provided for this purpose.
The MAX1190 provides three modes of reference operation:

- Internal reference mode
- Buffered external reference mode
- Unbuffered external reference mode

In internal reference mode, connect the internal reference output REFOUT to REFIN through a resistor (e.g., $10 \mathrm{k} \Omega$ ) or resistor-divider, if an application requires a reduced full-scale range. For stability and noise filtering purposes, bypass REFIN with a $>10 n F$ capacitor to GND. In internal reference mode, REFOUT, COM, REFP, and REFN become low-impedance outputs.
In buffered external reference mode, adjust the reference voltage levels externally by applying a stable and accurate voltage at REFIN. In this mode, COM, REFP, and REFN are outputs. REFOUT can be left open or connected to REFIN through $\mathrm{a}>10 \mathrm{k} \Omega$ resistor.
In unbuffered external reference mode, connect REFIN to GND. This deactivates the on-chip reference buffers for REFP, COM, and REFN. With their buffers shut down,
these nodes become high-impedance inputs and can be driven through separate, external reference sources.
For detailed circuit suggestions and how to drive this dual ADC in buffered/unbuffered external reference mode, see the Applications Information section.

Clock Input (CLK)
The MAX1190's CLK input accepts a CMOS-compatible clock signal. Since the interstage conversion of the device depends on the repeatability of the rising and falling edges of the external clock, use a clock with low jitter and fast rise and fall times (<2ns). In particular, sampling occurs on the rising edge of the clock signal, requiring this edge to provide the lowest possible jitter. Any significant aperture jitter would limit the SNR performance of the on-chip ADCs as follows:

$$
\mathrm{SNR}=20 \times \log \left(\frac{1}{2 \times \pi \times \mathrm{f}_{\mathrm{IN}} \times \mathrm{t}_{\mathrm{AJ}}}\right)
$$

where $\mathrm{f}_{\mathrm{I}} \mathrm{N}$ represents the analog input frequency and tAJ is the time of the aperture jitter. Clock jitter is especially critical for undersampling applications. The clock input should always be considered as an analog input and routed away from any analog input or other digital signal lines. The MAX1190 clock input operates with a voltage threshold set to VDD/2. Clock inputs with a duty cycle other than $50 \%$, must meet the specifications for high and low periods as stated in the Electrical Characteristics.


Figure 3. System Timing Diagram

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

## System Timing Requirements

Figure 3 depicts the relationship between the clock input, analog input, and data output. The MAX1190 samples at the rising edge of the input clock. Output data for channels $A$ and $B$ is valid on the next rising edge of the input clock. The output data has an internal latency of five clock cycles. Figure 3 also determines the relationship between the input clock parameters and the valid output data on channels $A$ and $B$.

## Digital Output Data (D0A/B-D9A/B), Output Data Format Selection (T/B), Output Enable (OE)

All digital outputs, D0A-D9A (channel A) and D0B-D9B (channel B), are TTL/CMOS-logic compatible. There is a five-clock-cycle latency between any particular sample and its corresponding output data. The output coding can be chosen to be either straight offset binary or two's complement (Table 1) controlled by a single pin (T/B). Pull T/B low to select offset binary and high to activate two's complement output coding. The capacitive load on digital outputs D0A-D9A and D0B-D9B should be kept as low as possible ( $<15 \mathrm{pF}$ ) to avoid large digital currents that could feed back into the analog portion of the MAX1190, thereby degrading its dynamic performance. Using buffers on the digital outputs of the ADCs can further isolate the digital outputs from heavy capacitive loads. To further improve the dynamic performance of the MAX1190, small series resistors (e.g., 100 $\Omega$ ) can be added to the digital output paths, close to the MAX1190.
Figure 4 displays the timing relationship between output enable and data output valid, as well as powerdown/wakeup and data output valid.

## Power-Down (PD) and Sleep (SLEEP) Modes

The MAX1190 offers two power-save modes-sleep mode and full power-down mode. In sleep mode (SLEEP $=1$ ), only the reference bias circuit is active


Figure 4. Output Timing Diagram
(both ADCs are disabled), and current consumption is reduced to 3 mA .
To enter full power-down mode, pull PD high. With $\overline{\mathrm{OE}}$ simultaneously low, all outputs are latched at the last value prior to the power down. Pulling $\overline{\mathrm{OE}}$ high forces the digital outputs into a high-impedance state.

## Applications Information

Figure 5 depicts a typical application circuit containing two single-ended to differential converters. The internal reference provides a VDD/2 output voltage for levelshifting purposes. The input is buffered and then split to a voltage follower and inverter. One lowpass filter per amplifier suppresses some of the wideband noise associated with high-speed operational amplifiers. The user can select the RISO and CIN values to optimize the filter performance to suit a particular application. For the application in Figure 5, a RIso of $50 \Omega$ is placed before the capacitive load to prevent ringing and oscillation. The 22 pF CIN capacitor acts as a small filter capacitor.

## Table 1. MAX1190 Output Codes For Differential Inputs

| DIFFERENTIAL INPUT VOLTAGE* | DIFFERENTIAL INPUT | STRAIGHT OFFSET BINARY $T / B=0$ | TWO'S COMPLEMENT $T / B=1$ |
| :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {REF }} \times 512 / 512$ | +FULL SCALE - 1LSB | 1111111111 | 0111111111 |
| $V_{\text {REF }} \times 1 / 512$ | +1LSB | 1000000001 | 0000000001 |
| 0 | Bipolar Zero | 1000000000 | 0000000000 |
| $-V_{\text {REF }} \times 1 / 512$ | -1LSB | 0111111111 | 1111111111 |
| $-V_{\text {REF }} \times 511 / 512$ | -FULL SCALE + 1LSB | 0000000001 | 1000000001 |
| $-V_{\text {REF }} \times 512 / 512$ | -FULL SCALE | 0000000000 | 1000000000 |

[^0]
## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs



Figure 5. Typical Application for Single-Ended to Differential Conversion

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs



Figure 6. Transformer-Coupled Input Drive

## Using Transformer Coupling

An RF transformer (Figure 6) provides an excellent solution to convert a single-ended source signal to a fully differential signal, required by the MAX1190 for optimum performance. Connecting the center tap of the transformer to COM provides a VDD/2 DC level shift to the input. Although a 1:1 transformer is shown, a step-up transformer can be selected to reduce the drive requirements. A reduced signal swing from the input driver, such as an op amp, can also improve the overall distortion.
In general, the MAX1190 provides better SFDR and THD with fully differential input signals than singleended drive, especially for very high input frequencies. In differential input mode, even-order harmonics are lower as both inputs (INA+, INA- and/or INB+, INB-) are balanced, and each of the ADC inputs only requires half the signal swing compared to single-ended mode.

## Single-Ended AC-Coupled Input Signal

Figure 7 shows an AC-coupled, single-ended application. Amplifiers like the MAX4108 provide high speed, high bandwidth, low noise, and low distortion to maintain the integrity of the input signal.

## Buffered External Reference Drives Multiple ADCs

Multiple-converter systems based on the MAX1190 are well suited for use with a common reference voltage. The REFIN pin of those converters can be connected directly to an external reference source.
A precision bandgap reference like the MAX6062 generates an external DC level of 2.048 V (Figure 8), and exhibits a noise voltage density of $150 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. Its output passes through a 1-pole lowpass filter (with 10 Hz cutoff frequency) to the MAX4250, which buffers the reference before its output is applied to a second 10 Hz lowpass filter. The MAX4250 provides a low offset voltage (for

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 



Figure 7. Using an Op Amp for Single-Ended, AC-Coupled Input Drive
high-gain accuracy) and a low noise level. The passive 10 Hz filter following the buffer attenuates noise produced in the voltage reference and buffer stages. This filtered noise density, which decreases for higher frequencies, meets the noise levels specified for preci-sion-ADC operation.

## Unbuffered External Reference Drives Multiple ADCs

Connecting each REFIN to analog ground disables the internal reference of each device, allowing the internal reference ladders to be driven directly by a set of external reference sources. Followed by a 10 Hz lowpass filter and precision voltage-divider, the MAX6066 generates a DC level of 2.500 V . The buffered outputs of this divider are set to $2.0 \mathrm{~V}, 1.5 \mathrm{~V}$, and 1.0 V , with an accuracy that depends on the tolerance of the divider resistors (Figure 9).

Those three voltages are buffered by the MAX4252, which provides low noise and low DC offset. The individual voltage followers are connected to 10 Hz lowpass filters, which filter both the reference voltage and amplifier noise to a level of $3 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. The 2.0 V and 1.0 V reference voltages set the differential full-scale range of the associated ADCs at 2Vp-p. The 2.0 V and 1.0 V buffers drive the ADCs' internal ladder resistances between them. Note that the common power supply for all active components removes any concern regarding powersupply sequencing when powering up or down.
With the outputs of the MAX4252 matching better than $0.1 \%$, the buffers and subsequent lowpass filters can be replicated to support as many as 32 ADCs. For applications that require more than 32 matched ADCs, a voltage reference and divider string common to all converters is highly recommended.

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs



Figure 8. External Buffered (MAX4250) Reference Drive Using a MAX6062 Bandgap Reference

Typical QAM Demodulation Application
A frequently used modulation technique in digital communications applications is quadrature amplitude modulation (QAM). Typically found in spread-spectrum-based systems, a QAM signal represents a carrier frequency modulated in both amplitude and phase. At the transmitter, modulating the baseband signal with quadrature outputs, a local oscillator followed by subsequent upconversion can generate the QAM signal. The result is an in-phase (I) and a quadrature (Q) carrier component, where the $Q$ component is $90^{\circ}$ phase shifted with respect to the in-phase component. At the receiver, the QAM signal is divided down into its I and Q components, essentially representing the modulation process reversed. Figure 10 displays the demodulation process performed in the analog domain, using the dualmatched 3.3V, 10-bit ADC MAX1190 and the MAX2451 quadrature demodulator to recover and digitize the I and $Q$ baseband signals. Before being digitized by the

MAX1190, the mixed-down signal components can be filtered by matched analog filters, such as Nyquist or pulse-shaping filters, which remove unwanted images from the mixing process, thereby enhancing the overall SNR performance and minimizing intersymbol interference.

## Grounding, Bypassing, and Board Layout

The MAX1190 requires high-speed board layout design techniques. Locate all bypass capacitors as close to the device as possible, preferably on the same side as the ADC, using surface-mount devices for minimum inductance. Bypass VDD, REFP, REFN, and COM with two parallel $0.1 \mu \mathrm{~F}$ ceramic capacitors and a $2.2 \mu \mathrm{~F}$ bipolar capacitor to GND. Follow the same rules to bypass the digital supply ( $O V_{D D}$ ) to OGND. Multilayer boards with separated ground and power planes produce the

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs



Figure 9. External Unbuffered Reference Drive with MAX4252 and MAX6066


Figure 10. Typical QAM Application Using the MAX1190

# Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs 

highest level of signal integrity. Consider the use of a split ground plane arranged to match the physical location of the analog ground (GND) and the digital output driver ground (OGND) on the ADC's package. The two ground planes should be joined at a single point such that the noisy digital ground currents do not interfere with the analog ground plane. The ideal location of this connection can be determined experimentally at a point along the gap between the two ground planes, which produces optimum results. Make this connection with a low-value, surface-mount resistor ( $1 \Omega$ to $5 \Omega$ ), a ferrite bead, or a direct short. Alternatively, all ground pins could share the same ground plane if the ground plane is sufficiently isolated from any noisy, digital systems ground plane (e.g., downstream output buffer or DSP ground plane). Route high-speed digital signal traces away from the sensitive analog traces of either channel. Make sure to isolate the analog input lines to each respective converter to minimize channel-to-channel crosstalk. Keep all signal lines short and free of $90^{\circ}$ turns.

## Static Parameter Definitions

## Integral Nonlinearity (INL)

Integral nonlinearity is the deviation of the values on an actual transfer function from a straight line. This straight line can be either a best-straight-line fit or a line drawn between the endpoints of the transfer function, once offset and gain errors have been nullified. The static linearity parameters for the MAX1190 are measured using the best-straight-line fit method.

Differential Nonlinearity (DNL)
Differential nonlinearity is the difference between an actual step width and the ideal value of 1LSB. A DNL error specification of less than 1LSB guarantees no missing codes and a monotonic transfer function.


Figure 11. T/H Aperture Timing

Dynamic Parameter Definitions

Aperture Jitter
Figure 11 depicts the aperture jitter (tAJ), which is the
Figure 11 depicts the aperture jitter (tAJ), which is the sample-to-sample variation in the aperture delay.

## Aperture Delay

Aperture delay (tAD) is the time defined between the falling edge of the sampling clock and the instant when an actual sample is taken (Figure 11).

## Signal-to-Noise Ratio (SNR)

For a waveform perfectly reconstructed from digital samples, the theoretical maximum SNR is the ratio of the full-scale analog input (RMS value) to the RMS quantization error (residual error). The ideal, theoretical minimum analog-to-digital noise is caused by quantization error only and results directly from the ADC's resolution ( N bits):

$$
S N R R_{\mathrm{dB}}[\max ]=6.02 \mathrm{~dB} \times \mathrm{N}+1.76 \mathrm{~dB}
$$

In reality, there are other noise sources besides quantization noise: thermal noise, reference noise, clock jitter, etc. SNR is computed by taking the ratio of the RMS signal to the RMS noise, which includes all spectral components minus the fundamental, the first five harmonics, and the DC offset.

Signal-to-Noise Plus Distortion (SINAD) SINAD is computed by taking the ratio of the RMS signal to all spectral components minus the fundamental and the DC offset.

## Effective Number of Bits (ENOB)

ENOB specifies the dynamic performance of an ADC at a specific input frequency and sampling rate. An ideal ADC's error consists of quantization noise only. ENOB for a full-scale sinusoidal input waveform is computed from:

$$
\mathrm{ENOB}=\left(\frac{\mathrm{SINAD}-1.76}{6.02}\right)
$$

## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

Total Harmonic Distortion (THD)
THD is typically the ratio of the RMS sum of the first four harmonics of the input signal to the fundamental itself. This is expressed as:

$$
T H D=20 \times \log \left(\frac{\sqrt{V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}}}{V_{1}}\right)
$$

where $\mathrm{V}_{1}$ is the fundamental amplitude, and $\mathrm{V}_{2}$ through $V_{5}$ are the amplitudes of the 2nd- through 5th-order harmonics.

## Spurious-Free Dynamic Range (SFDR)

SFDR is the ratio expressed in decibels of the RMS amplitude of the fundamental (maximum signal component) to the RMS value of the next largest spurious component, excluding DC offset.

Intermodulation Distortion (IMD)
The two-tone IMD is the ratio expressed in decibels of either input tone to the worst 3rd-order (or higher) intermodulation products. The individual input tone levels are at -6.5 dB full scale and their envelope is at -0.5 dB full scale.

Chip Information
TRANSISTOR COUNT: 10,811
PROCESS: CMOS

Functional Diagram


## Dual 10-Bit, 120Msps, 3.3V, Low-Power ADC with Internal Reference and Parallel Outputs

Package Information
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600


[^0]:    *VREF $=$ VREFP - VREFN

