# 8Mb Ultra-Low Power Asynchronous CMOS SRAM 512K × 16 bit #### Overview The N08L163WC1C is an integrated memory device containing a 8 Mbit Static Random Access Memory organized as 524,288 words by 16 bits. The device is designed and fabricated using NanoAmp's advanced CMOS technology to provide both high-speed performance and ultra-low power. Byte controls (UB and LB) allow the upper and lower bytes to be accessed independently and can also be used to deselect the device. The N08L163WC1C is optimal for various applications where low-power is critical such as battery backup and hand-held devices. The device can operate over a very wide temperature range of -40°C to +85°C and is available in JEDEC standard packages compatible with other standard 512Kb x 16 SRAMs #### **Features** - Single Wide Power Supply Range 2.2 to 3.6 Volts - Very low standby current 2.0µA at 3.0V (Typical) - Very low operating current 1.5mA at 3.0V and 1µs(Typical) - Simple memory control Byte control for independent byte operation Output Enable (OE) for memory expansion - Low voltage data retention Vcc = 1.5V - Very fast output enable access time 25ns OE access time - · Automatic power down to standby mode - · TTL compatible three-state output driver - Ultra Low Power Sort Avaliable #### **Product Family** | Part Number | Package Type | Operating<br>Temperature | Power<br>Supply (Vcc) | Speed | Standby<br>Current<br>(I <sub>SB</sub> ),<br>Typical | Operating Current<br>(Icc), Typical | |---------------|--------------------|--------------------------|-----------------------|-------|------------------------------------------------------|-------------------------------------| | N08L163WC1CT1 | 44-TSOP II Pb-Free | -40°C to +85°C | 2.2V - 3.6V | 55ns | 2 μΑ | 1.5 mA @ 1MHz | ### **Pin Configuration** # Pin Descriptions | Pin Name | Pin Function | |-------------------------------------|-------------------------| | A <sub>0</sub> -A <sub>18</sub> | Address Inputs | | WE | Write Enable Input | | CE | Chip Enable Input | | ŌĒ | Output Enable Input | | LB | Lower Byte Enable Input | | UB | Upper Byte Enable Input | | I/O <sub>0</sub> -I/O <sub>15</sub> | Data Inputs/Outputs | | $V_{CC}$ | Power | | V <sub>SS</sub> | Ground | | NC | Not Connected | ### **Functional Description** | CE | WE | OE | UB | LB | I/O <sub>0</sub> - I/O <sub>15</sub> <sup>1</sup> | MODE | POWER | |----|----|-------|----------------|----------------|---------------------------------------------------|----------------------|---------| | Н | Х | Х | Х | Х | High Z | Standby <sup>2</sup> | Standby | | Х | Х | Х | Н | Н | High Z | Standby <sup>2</sup> | Standby | | L | L | $X^3$ | L <sup>1</sup> | L <sup>1</sup> | Data In | Write <sup>3</sup> | Active | | L | Н | L | L <sup>1</sup> | L <sup>1</sup> | Data Out | Read | Active | | L | Н | Н | L <sup>1</sup> | L <sup>1</sup> | High Z | Active | Active | <sup>1.</sup> When $\overline{\text{UB}}$ and $\overline{\text{LB}}$ are in select mode (low), I/O<sub>0</sub> - I/O<sub>15</sub> are affected as shown. When $\overline{\text{LB}}$ only is in the select mode only I/O<sub>0</sub> - I/O<sub>7</sub> are affected as shown. When $\overline{\text{UB}}$ is in the select mode only I/O<sub>8</sub> - I/O<sub>15</sub> are affected as shown. # Capacitance<sup>1</sup> | Item | Symbol | Test Condition | Min | Max | Unit | |-------------------|------------------|--------------------------------------------------------|-----|-----|------| | Input Capacitance | C <sub>IN</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C | | 10 | pF | | I/O Capacitance | C <sub>I/O</sub> | V <sub>IN</sub> = 0V, f = 1 MHz, T <sub>A</sub> = 25°C | | 10 | pF | <sup>1.</sup> These parameters are verified in device characterization and are not 100% tested <sup>2.</sup> When the device is in standby mode, control inputs ( $\overline{\text{WE}}$ , $\overline{\text{OE}}$ , $\overline{\text{UB}}$ , and $\overline{\text{LB}}$ ), address inputs and data input/outputs are internally isolated from any external influence and disabled from exerting any influence externally. <sup>3.</sup> When $\overline{\text{WE}}$ is invoked, the $\overline{\text{OE}}$ input is internally disabled and has no effect on the circuit. ### **Absolute Maximum Ratings** | Item | Symbol | Rating | Unit | |---------------------------------------------------------------|---------------------|------------------------------|------| | Voltage on any pin relative to V <sub>SS</sub> | $V_{IN,OUT}$ | -0.3 to V <sub>CC</sub> +0.3 | V | | Voltage on V <sub>CC</sub> Supply Relative to V <sub>SS</sub> | V <sub>CC</sub> | -0.3 to 4.5 | V | | Power Dissipation | P <sub>D</sub> | 500 | mW | | Storage Temperature | T <sub>STG</sub> | -65 to 150 | °C | | Operating Temperature | T <sub>A</sub> | -40 to +85 | °C | | Soldering Temperature and Time | T <sub>SOLDER</sub> | 260°C, 10sec | °C | Stresses greater than those listed above may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operating section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. #### **Operating Characteristics (Over Specified Temperature Range)** | Item | Symbol | Test Conditions | | Min. | Typ <sup>1</sup> | Max | Unit | |-------------------------------------|------------------|-----------------------------------------------------------------------------|----------------------------------------|------|------------------|----------------------|-------| | Supply Voltage | V <sub>CC</sub> | | | 2.2 | 3.0 | 3.6 | V | | Data Retention Voltage | $V_{DR}$ | Chip Disabled | | 1.5 | | | V | | Input High Voltage | V | Vcc = 2.2V to 2.7V | | 1.8 | | V <sub>CC</sub> +0.3 | V | | Input High Voltage | V <sub>IH</sub> | Vcc = 2.2V to 2.7V | | 2.2 | | V <sub>CC</sub> +0.3 | | | Input Low Voltage | V <sub>IL</sub> | Vcc = 2.2V to 2.7V | | -0.3 | | 0.6 | V | | input Low Voltage | ۷IL | Vcc = 2.2V to 2.7V | | -0.3 | | 0.8 | V | | Output High Voltage | V <sub>OH</sub> | $I_{OH} = -0.1 \text{mA}, Vcc = 2.2$ | V | 2.0 | | | V | | Output High Voltage | VOH | I <sub>OH</sub> = -1.0mA, Vcc = 2.7V | | 2.4 | | | V | | Outrout Law Valtage | \/ | I <sub>OL</sub> = 0.1mA, Vcc = 2.2V | | | | 0.4 | V | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2.1mA, Vcc = 2.2\ | / | | | 0.4 | \ \ \ | | Input Leakage Current | ILI | $V_{IN} = 0 \text{ to } V_{CC}$ | V <sub>IN</sub> = 0 to V <sub>CC</sub> | | | 1 | μА | | Output Leakage Current | I <sub>LO</sub> | OE = V <sub>IH</sub> or Chip Disable | ed | -1 | | 1 | μА | | Read/Write Operating Supply Current | I <sub>CC1</sub> | V <sub>CC</sub> =3.6 V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> | | | 1.5 | 3.0 | mA | | @ 1 μs Cycle Time <sup>2</sup> | | Chip Enabled, I <sub>OUT</sub> = 0 | Ļ | | 1.5 | 3.0 | IIIA | | Read/Write Operating Supply Current | loos | $V_{CC}$ =3.6 V, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ | | | 12.0 | 20.0 | mA | | @ fmax | I <sub>CC2</sub> | Chip Enabled, I <sub>OUT</sub> = 0 | -L | | 12.0 | 15.0 | IIIA | | | | $V_{IN} = V_{CC}$ or $0V$ | | | 2.0 | 20 | | | Maximum Standby Current | I <sub>SB1</sub> | Chip Disabled $t_A$ = 85°C, $V_{CC}$ = 3.6 V | -L | | 2.0 | 8 | μА | | | | Vcc = 1.5V, CE ≥ Vcc - 0.2V, | | | | 10 | | | Maximum Data Retention Current | I <sub>DR</sub> | VIN ≥ Vcc - 0.2V or VIN ≤ 0.2V | -L | | | 4 | μА | <sup>1.</sup> Typical values are measured at Vcc=Vcc Typ., T<sub>A</sub>=25°C and not 100% tested. Stock No. 23394-B 01/05 <sup>2.</sup> This parameter is specified with the outputs disabled to avoid external loading effects. The user must add current required to drive output capacitance expected in the actual system. # **Timing Test Conditions** | Item | | |------------------------------------------|------------------------------| | Input Pulse Level | $0.1 V_{CC}$ to $0.9 V_{CC}$ | | Input Rise and Fall Time | 1V/ns | | Input and Output Timing Reference Levels | 0.5 V <sub>CC</sub> | | Output Load | CL = 50pF | | Operating Temperature | -40 to +85 °C | ### **Timing** | M | Ob. c.l | 5 | 55 | I I wite | |--------------------------------------|---------------------------------------|-----|-----|----------| | Item | Symbol | Min | Max | Units | | Read Cycle Time | t <sub>RC</sub> | 55 | | ns | | Address Access Time (Random Access) | t <sub>AA</sub> | | 55 | ns | | Chip Enable to Valid Output | t <sub>CO</sub> | | 55 | ns | | Output Enable to Valid Output | t <sub>OE</sub> | | 25 | ns | | Byte Select to Valid Output | t <sub>LB</sub> , t <sub>UB</sub> | | 55 | ns | | Chip Enable to Low-Z output | t <sub>LZ</sub> | 10 | | ns | | Output Enable to Low-Z Output | t <sub>OLZ</sub> | 5 | | ns | | Byte Select to Low-Z Output | t <sub>LBZ</sub> , t <sub>UBZ</sub> | 10 | | ns | | Chip Disable to High-Z Output | t <sub>HZ</sub> | | 20 | ns | | Output Disable to High-Z Output | t <sub>OHZ</sub> | | 20 | ns | | Byte Select Disable to High-Z Output | t <sub>LBHZ</sub> , t <sub>UBHZ</sub> | | 20 | ns | | Output Hold from Address Change | t <sub>OH</sub> | 10 | | ns | | | <del> </del> | | 1 | | | Write Cycle Time | t <sub>WC</sub> | 55 | | ns | | Chip Enable to End of Write | t <sub>CW</sub> | 40 | | ns | | Address Valid to End of Write | t <sub>AW</sub> | 40 | | ns | | Byte Select to End of Write | t <sub>LBW</sub> , t <sub>UBW</sub> | 40 | | ns | | Write Pulse Width | t <sub>WP</sub> | 40 | | ns | | Address Setup Time | t <sub>AS</sub> | 0 | | ns | | Write Recovery Time | t <sub>WR</sub> | 0 | | ns | | Write to High-Z Output | t <sub>WHZ</sub> | | 20 | ns | | Data to Write Time Overlap | t <sub>DW</sub> | 25 | | ns | | Data Hold from Write Time | t <sub>DH</sub> | 0 | | ns | | End Write to Low-Z Output | t <sub>OW</sub> | 10 | | ns | #### Note - 1. Full device AC operation assumes a 100us ramp time from 0 to Vcc(min) and 200us wait time after Vcc stablization. - 2. Full device operation requires linear Vcc ramp from $V_{DR}$ to Vcc(min) $\geq$ 100us or stable at Vcc(min) $\geq$ 100us. #### **Data Retention Characteristics** | Parameter | Description | Condition | | Min | Тур | Max | Unit | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----|-----------------|-----|---------|------| | $V_{DR}$ | Vcc for Data Retention | | | 1.5 | | | V | | I <sub>CCDR</sub> | Data Retention Current | $\label{eq:Vcc} \begin{split} &Vcc = 1.5 V, \ CE \geq Vcc - 0.2 V, \\ &VIN \geq Vcc - 0.2 V \ or \ VIN \leq 0.2 V \end{split}$ | -L | | | 10<br>4 | μA | | t <sub>CDR</sub> | Chip Deselect to Data<br>Retention Time | | | 0 | | | ns | | t <sub>R</sub> | Operation Recovery Time | | | t <sub>RC</sub> | | | ns | #### **Data Retention Waveform** Note: Full device operation requires linear Vcc ramp from VDR to Vcc(min) > 100 $\mu s$ ## **Ordering Information** ### **Revision History** | Revi | sion | Date | Change Description | |------|------|--------------|---------------------------------------------------| | P | 4 | Nov 9. 2004 | Initial Advance Release | | E | 3 | Jan 14. 2005 | General Update<br>Released Under Document Control | © 2001 - 2002 Nanoamp Solutions, Inc. All rights reserved. NanoAmp Solutions, Inc. ("NanoAmp") reserves the right to change or modify the information contained in this data sheet and the products described therein, without prior notice. NanoAmp does not convey any license under its patent rights nor the rights of others. Charts, drawings and schedules contained in this data sheet are provided for illustration purposes only and they vary depending upon specific applications. NanoAmp makes no warranty or guarantee regarding suitability of these products for any particular purpose, nor does NanoAmp assume any liability arising out of the application or use of any product or circuit described herein. NanoAmp does not authorize use of its products as critical components in any application in which the failure of the NanoAmp product may be expected to result in significant injury or death, including life support systems and critical medical instruments.