# 3.3V LOW SKEW CMOS PLL CLOCK DRIVER WITH INTEGRATED LOOP FILTER **QS5LV919** #### **FEATURES:** - 3.3V operation - · JEDEC compatible LVTTL level outputs - · Clock inputs are 5V tolerant - < 300ps output skew, Q0–Q4</li> - 2xQ output, Q outputs, Q output, Q/2 output - Outputs 3-state and reset while OE/RST low - · PLL disable feature for low frequency testing - · Internal loop filter RC network - Functional equivalent to MC88LV915, IDT74FCT388915 - Positive or negative edge synchronization (PE) - · Balanced drive outputs ±24mA - 160MHz maximum frequency (2xQ output) - · Available in QSOP and PLCC packages #### **DESCRIPTION:** The QS5LV919 Clock Driver uses an internal phase locked loop (PLL) to lock low skew outputs to one of two reference clock inputs. Eight outputs are available: 2xQ, $Q_0$ - $Q_4$ , $\overline{Q_5}$ , Q/2. Careful layout and design ensure < 300 ps skew between the $Q_0$ - $Q_4$ , and Q/2 outputs. The QS5LV919 includes an internal RC filter which provides excellent jitter characteristics and eliminates the need for external components. Various combinations of feedback and a divide-by-2 in the VCO path allow applications to be customized for linear VCO operation over a wide range of input SYNC frequencies. The PLL can also be disabled by the PLL\_EN signal to allow low frequency or DC testing. The LOCK output asserts to indicate when phase lock has been achieved. The QS5LV919 is designed for use in high-performance workstations, multiboard computers, networking hardware, and mainframe systems. Several can be used in parallel or scattered throughout a system for guaranteed low skew, system-wide clock distribution networks. For more information on PLL clock driver products, see Application Note AN-227. #### FUNCTIONAL BLOCK DIAGRAM The IDT logo is a registered trademark of Integrated Device Technology, Inc. INDUSTRIAL TEMPERATURE RANGE JULY 2001 # **PIN CONFIGURATION** #### ABSOLUTE MAXIMUM RATINGS (1) | Symbol | Rating | Max. | Unit | | |-----------|-------------------------------------------------|--------------|------|----| | Vdd, AVdd | Supply Voltage to Ground | -0.5 to +7 | V | | | | DC Input Voltage VIN | -0.5 to +5.5 | V | | | | Maximum Power QSOP Dissipation (TA = 85°C) PLCC | | 655 | mW | | | | | 770 | mW | | Tstg | Storage Temperature Ran | -65 to +150 | °C | | #### NOTE: # CAPACITANCE (TA = 25°C, f = 1MHz, VIN = 0V) | | QSOP | | PL | | | |-----------|------|------|------|------|------| | Parameter | Тур. | Max. | Тур. | Max. | Unit | | CIN | 3 | 4 | 4 | 6 | pF | Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. # **PIN DESCRIPTION** | Pin Name | I/O | Description | |-------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------| | SYNC <sub>0</sub> | I | Reference clock input | | SYNC1 | I | Reference clock input | | REF_SEL | I | Reference clock select. When 1, selects SYNC1. When 0, selects SYNC0. | | FREQ_SEL | I | VCO frequency select. For choosing optimal VCO operating frequency depending on input frequency. | | FEEDBACK | I | PLL feedback input which is connected to a user selected output pin. External feedback provides flexibility for different | | | | output frequency relationships. See the Frequency Selection Table for more information. | | Q0 -Q4 | 0 | Clock outputs | | Q5 | 0 | Clock output. Matched in frequency, but inverted with respect to Q. | | 2xQ | 0 | Clock output. Matched in phase, but frequency is double the Q frequency. | | Q/2 | 0 | Clock output. Matched in phase, but frequency is half the Q frequency. | | LOCK | 0 | PLL lock indication signal. 1 indicates positive lock. 0 indicates that the PLL is not locked and outputs may not be | | | | synchronized to the inputs. | | OE/RST | I | Output enable/asynchronous reset. Resets all output registers. When 0, all outputs are held in a tri-stated condition. When | | | | 1, outputs are enabled. | | PLL_EN | I | PLL enable. Enables and disables the PLL. Useful for testing purposes. | | ΡĒ | I | When $\overline{\text{PE}}$ is LOW, outputs are synchronized with the positive edge of SYNC. When HIGH, outputs are synchronized with | | | | the negative edge of SYNC. | | Vdd | | Power supply for output buffers. | | AVdd | | Power supply for phase lock loop and other internal circuitries. | | GND | _ | Ground supply for output buffers. | | AGND | _ | Ground supply for phase lock loop and other internal circuitries. | # **OUTPUT FREQUENCY SPECIFICATIONS** Industrial: TA = -40°C to +85°C, AVDD / VDD = 3.3V $\pm 0.3$ V | Symbol | Description | - 55 | - 70 | -100 | -133 | -160 | Units | |----------|----------------------------|-------|------|------|-------|------|-------| | FMAX_2XQ | Max Frequency, 2xQ | 55 | 70 | 100 | 133 | 160 | MHz | | FMAX_Q | Max Frequency, Qo - Q4, Q5 | 27.5 | 35 | 50 | 66.5 | 80 | MHz | | FMAX_Q/2 | Max Frequency, Q/2 | 13.75 | 17.5 | 25 | 33.25 | 40 | MHz | | FMIN_2XQ | Min Frequency, 2xQ | 20 | 20 | 20 | 20 | 20 | MHz | | FMIN_Q | Min Frequency, Qo - Q4, Q5 | 10 | 10 | 10 | 10 | 10 | MHz | | FMIN_Q/2 | Min Frequency, Q/2 | 5 | 5 | 5 | 5 | 5 | MHz | # **FREQUENCY SELECTION TABLE** | | | SYNC (MHz) | | | | | | |----------|--------------------|------------|--------------------------|------------|------------------|--------------------------------|------------| | | Output Used for | (allowab | le range) <sup>(1)</sup> | | Output Frequency | y Relationships <sup>(2)</sup> | | | FREQ_SEL | Feedback | Min. | Max | Q/2 | <b>Q</b> 5 | Q0 - Q4 | 2XQ | | HIGH | Q/2 | FMIN_Q/2 | FMAX_Q/2 | SYNC | - SYNC X 2 | SYNC X 2 | SYNC X 4 | | HIGH | Q0 -Q4 | FMIN_Q | FMAX_Q | SYNC / 2 | - SYNC | SYNC | SYNC X 2 | | HIGH | Q5 | FMIN_Q | FMAX_Q | - SYNC / 2 | SYNC | - SYNC | - SYNC X 2 | | HIGH | 2xQ <sup>(3)</sup> | FMIN_2XQ | 100 | SYNC / 4 | - SYNC / 2 | SYNC / 2 | SYNC | | LOW | Q/2 | FMIN_Q/2/2 | FMAX_Q/2/2 | SYNC | – SYNC X 2 | SYNC X 2 | SYNC X 4 | | LOW | Q0 -Q4 | FMIN_Q/2 | FMAX_Q /2 | SYNC / 2 | - SYNC | SYNC | SYNC X 2 | | LOW | Q5 | FMIN_Q/2 | FMAX_Q /2 | - SYNC / 2 | SYNC | - SYNC | - SYNC X 2 | | LOW | 2xQ | FMIN_2XQ/2 | FMAX_2XQ /2 | SYNC / 4 | - SYNC / 2 | SYNC / 2 | SYNC | - 1. Operation in the specified SYNC frequency range guarantees that the VCO will operate in its optimal range of 20MHz to FMAX\_2xQ. Operation with Sync inputs outside specified frequency ranges may result in out-of-lock outputs. FREQ\_SEL only affects VCO frequency and does not affect output frequencies. - 2. The lock output pin (LOCK) may not indicate reliably for VCO frequencies below 30MHz. - 3. The 2xQ is limited to a maximum frequency (FMAX\_2XQ) of 100MHz only when used as a feedback. # DC ELECTRICAL CHARACTERISTICS OVER OPERATING RANGE Following Conditions Apply Unless Otherwise Specified Industrial: TA = -40°C to +85°C, AVDD/VDD= 3.3V $\pm 0.3$ V | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |--------|------------------------------|--------------------------------|-----------|------|-------|------| | VIH | Input HIGH Voltage | Guaranteed Logic HIGH Level | 2 | - | _ | V | | VIL | Input LOW Voltage | Guaranteed Logic LOW Level | _ | | 0.8 | V | | Vон | Output HIGH Voltage | Iон = —24mA | VDD - 0.6 | _ | _ | V | | | | Ioн = —100μA | VDD - 0.2 | _ | _ | | | Vol | Output LOW Voltage | VDD = Min., IOL = 24mA | _ | _ | 0.45 | V | | | | VDD = Min., IoL = 100μA | _ | _ | 0.2 | | | VH | Input Hysteresis | _ | _ | 100 | _ | mV | | loz | Output Leakage Current | Vout = Vdd or GND, Vdd = Max. | _ | _ | ± 5 | μΑ | | lin | Input Leakage Current | AVDD = Max., VIN = AVDD or GND | _ | _ | ± 5 | μΑ | | IPD | Input Pull-Down Current (PE) | AVDD = Max., VIN = AVDD | _ | _ | ± 100 | μА | # POWER SUPPLY CHARACTERISTICS | Symbol | Parameter | Test Conditions | Тур. | Max. | Unit | |--------|-------------------------------------|---------------------------------------|------|------|--------| | IDDQ | Quiescent Power Supply Current | Vdd = Max., OE/ <del>RST</del> = LOW, | | 1 | mA | | | | SYNC = LOW, All outputs unloaded | | | | | Δldd | Power Supply Current per Input HIGH | VDD = Max., VIN = 3V | 1 | 30 | μΑ | | IDDD | Dynamic Power Supply Current (1) | VDD = Max., CL = 0pF | 0.2 | 0.4 | mA/MHz | #### NOTE: 1. Relative to the frequency of Q outputs. # INPUT TIMING REQUIREMENTS | Symbol | Description <sup>(1)</sup> | Min. | Max. | Unit | |--------|-----------------------------------------------------------------------------|------|------|------| | tr, tr | Maximum input rise and fall times, 0.8V to 2V | _ | 3 | ns | | Fı | Input Clock Frequency, SYNC <sub>0</sub> , SYNC <sub>1</sub> <sup>(1)</sup> | 2.5 | 100 | MHz | | tpwc | Input clock pulse, HIGH or LOW <sup>(2)</sup> | 2 | _ | ns | | DH | Input duty cycle, SYNCo, SYNC1 <sup>(2)</sup> | 25 | 75 | % | #### NOTES: - 1. See Output Frequency and Frequency Selection tables for more detail on allowable SYNC input frequencies for different speed grades with different FEEDBACK and FREQ SEL combinations. - 2. Where pulse witdh implied by DH is less than twpc limit, twpc limit applies # SWITCHING CHARACTERISTICS OVER OPERATING RANGE | Symbol | Parameter <sup>(1)</sup> | Min. | Max. | Unit | |--------|---------------------------------------------------------------------------------------------|---------------|-------------|------| | tskr | Output Skew Between Rising Edges, Qo-Q4 (and Q/2 if $\overline{PE}$ = LOW) <sup>(2)</sup> | _ | 300 | ps | | tskf | Output Skew Between Falling Edges, Q0-Q4 (and Q/2 if $\overline{PE}$ = HIGH) <sup>(2)</sup> | _ | 300 | ps | | tskall | Output Skew, All Outputs <sup>(2,5)</sup> | | 500 | ps | | tpw | Pulse Width, 2xQ output, >40MHz | Tcy/2 — 0.4 | Tcy/2 + 0.4 | ns | | tpw | Pulse Width, Qo-Q4, Q5, Q/2 outputs, 80MHz | Tcy/2 — 0.4 | Tcy/2 + 0.4 | ns | | tı | Cycle-to-Cycle Jitter <sup>(4)</sup> | <b>−</b> 0.15 | 0.15 | ns | | tpD | SYNC Input to Feedback Delay <sup>(6)</sup> | <b>-500</b> | 0 | ps | | tlock | SYNC to Phase Lock | _ | 10 | ms | | tpzh | Output Enable Time, OE/RST LOW to HIGH(3) | 0 | 14 | ns | | tpzl | | | | | | tphz | Output Disable Time, OE/RST HIGH to LOW(3) | 0 | 14 | ns | | tplz | | | | | | tR,tF | Output Rise/Fall Times, 0.8V ~ 2V | 0.3 | 2 | ns | #### NOTES: - 1. See Test Loads and Waveforms for test load and termination. - 2. Skew specifications apply under identical environments (loading, temperature, VDD, device speed grade). - 3. Measured in open loop mode PLL\_EN = 0. - 4. Jitter is characterized with Q output at 20MHz. See Frequency Selection Table for information on proper FREQ\_SEL level for specified input frequencies. - 5. Skew measured at selected synchronization edge. - 6. tpd measured at device inputs at 0.5Vpd, Q output at 80MHz. A separate Analog power supply is not necessary and should not be used. Following these prescribed guidelines is all that is necessary to use the QS5LV919 in a normal digital environment. Figure 1. Recommended Analog Isolation Scheme for the QS5LV919 #### NOTES: - 1. Figure 1 shows an analog isolation scheme which will be effective in most applications. The following guidelines should be followed to ensure stable and jitter-free operation: - a. All analog isolation components should be tied as close to the package as possible. Stray current passing through the parasitics of long traces can cause undesirable voltage transients. - b. The 10µF low frequency bypass capacitor and the 0.1µF high frequency bypass capacitor form a wide bandwidth filter that will minimize the QS5LV919's sensitivity to voltage transients from the system digital Vcc supply and ground planes. If good bypass techniques are used on a board design near components which may cause digital Vcc and ground noise, Vcc step deviations should not occur at the QS5LV919's digital Vcc supply. The purpose of the bypass filtering scheme shown in figure 1 is to give the QS5LV919 additional protection from the power supply and ground plane transients that can occur in a high frequency, high speed digital system. - 2. The bypass capacitors can be ceramic chip capacitors. There should be a 0.1µF bypass capacitor between each of the other (digital) four Vcc pins and the board ground plane. This will reduce output switching noise caused by the QS5LV919 outputs, in addition to reducing potential for noise in the "analog" section of the chip. These bypass capacitors should also be tied as close to the QS5LV919 package as possible. #### **PLL OPERATION** The Phase Locked Loop (PLL) circuit included in the QS5LV919 provides for replication of incoming SYNC clock signals. Any manipulation of that signal, such as frequency multiplying or inversion is performed by digital logic following the PLL (see the block diagram). The key advantage of the PLL circuit is to provide an effective zero propagation delay between the output and input signals. In fact, adding delay circuits in the feedback path, 'propagation delay' can even be negative! A simplified schematic of the QS5LV919 PLL circuit is shown below. #### SIMPLIFIED DIAGRAM OF QS5LV919 FEEDBACK The phase difference between the output and the input frequencies feeds the VCO which drives the outputs. Whichever output is fed back, it will stabilize at the same frequency as the input. Hence, this is a true negative feedback closed loop system. In most applications, the output will optimally have zero phase shift with respect to the input. In fact, the internal loop filter on the QS5LV919 typically provides within 150ps of phase shift between input and output. If the user wishes to vary the phase difference (typically to compensate for backplane delays), this is most easily accomplished by adding delay circuits to the feedback path. The respective output used for feedback will be advanced by the amount of delay in the feedback path. All other outputs will retain their proper relationships to that output. The frequency relationship shown here is applicable to all Q outputs (Q0, Q1, Q2, Q3 and Q4). #### 2:1 INPUT TO "Q" OUTPUT FREQUENCY RELATIONSHIP In this application, the 2Q output is connected to the FEEDBACK input. The internal PLL will line up the positive edges of 2Q and SYNC, thus the 2Q frequency will equal the SYNC frequency. The Q/2 output will always run at 1/4 the 2Q frequency, and the Q output will run at 1/2 the 2Q frequency. Note that with 2Q as feedback, the maximum input frequency is 100MHz for FS = HIGH Allowable Input Frequency Range: 40MHz to (f2Q MAX Spec) (for FREQ\_SEL HIGH) 20MHz to (f2Q MAX Spec)/2 (for FREQ\_SEL LOW) Figure 2a. Wiring Diagram and Frequency Relationships with 2Q Output Feedback #### 1:1 INPUT TO "Q" OUTPUT FREQUENCY RELATIONSHIP In this application, the Q4 output is connected to the FEEDBACK input. The internal PLL will line up the positive edges of Q4 and SYNC, thus the Q4 frequency (and the rest of the "Q" outputs) will equal the SYNC frequency. The Q/2 output will always run at 1/2 the Q frequency, and the 2Q output will run at 2X the Q frequency. Allowable Input Frequency Range: 20MHz to (f2Q MAX Spec)/2 (for FREQ\_SEL HIGH) 10MHz to (f2Q MAX Spec)/4 (for FREQ\_SEL LOW) Figure 2b. Wiring Diagram and Frequency Relationships with Q4 Output Feedback #### 1:2 INPUT TO "Q" OUTPUT FREQUENCY RELATIONSHIP In this application, the Q/2 output is connected to the FEEDBACK input. The internal PLL will line up the positive edges of Q/2 and SYNC, thus the Q/2 frequency will equal the SYNC frequency. The Q outputs (Q0-Q4, $\overline{\rm Q5}$ ) will always run at 2X the Q/2 frequency, and the 2Q output will run at 4X the Q/2 frequency. Allowable Input Frequency Range: 10MHz to (f2Q MAX Spec)/4 (for FREQ\_SEL HIGH) 5MHz to (f2Q MAX Spec)/8 (for FREQ\_SEL LOW) Figure 2c. Wiring Diagram and Frequency Relationships with Q2 Output Feedback Figure 3. Multiprocessing Application Using the QS5LV919 for Frequency Multiplication and Low Board-to-Board skew #### **QS5LV919 System Level Testing Functionality** When the PLL\_EN pin is LOW, the PLL is bypassed and the QS5LV919 is in low frequency "test mode". In test mode (with FREQ\_SEL HIGH), the 2Q output is inverted from the selected SYNC input, and the Q outputs are divide-by-2 (negative edge triggered) of the SYNC input, and the Q/2 output is divide-by-4 (negative edge triggered). With FREQ\_SELLOW the 2Q output is divide-by-2 of the SYNC, the Q outputs divide-by-4, and the Q/2 output divide-by-8. These relationships can be seen in the block diagram. A recommended test configuration would be to use SYNC0 or SYNC1 as the test clock input, and tie PLL\_EN and REF\_SEL together and connect them to the test select logic. This functionality is needed since most board-level testers run at 1 MHz or below, and the QS5LV919 cannot lock onto that low of an input frequency. In the test mode described above, any test frequency test can be used. # AC TEST LOADS AND WAVEFORMS #### LVTTL INPUT TEST WAVEFORM #### LVTTL OUTPUT WAVEFORM #### **ENABLE AND DISABLE TIMES** TEST CIRCUIT 1 is used for output enable/disable parameters. TEST CIRCUIT 2 is used for all other timing parameters. # **AC TIMING DIAGRAM** #### NOTES: - 1. AC Timing Diagram applies to Q output connected to FEEDBACK and PE = GND. For PE = Vpp, the negative edge of FEEDBACK aligns with the negative edge of SYNC input, and the negative edges of the multiplied and divided outputs align with the negative edge of SYNC. - 2. All parameters are measured at 0.5VDD. ### ORDERING INFORMATION 2975 Stender Way Santa Clara, CA 95054 for SALES: 800-345-7015 or 408-727-6116 fax: 408-492-8674 www.idt.com for Tech Support: logichelp@idt.com (408) 654-6459