- Improved Stability Over Supply Voltage and **Temperature Ranges** - **Constant-Current Outputs** - **High Speed** - **Standard Supply Voltages** - **High Output Impedance** - **High Common-Mode Output Voltage Range** ... -3 V to 10 V - **TTL-Input Compatibility** - **Inhibitor Available for Driver Selection** - Glitch-Free During Power Up/Power Down - SN75112 and External Circuit Meets or **Exceeds the Requirements of CCITT** Recommendation V.35 - Package Options Include Plastic Small-Outline (D), Package, and Ceramic Chip Carriers (FK), Standard Plastic (N) and Ceramic (J) DIPs # description The SN55110A, SN75110A, and SN75112 dual line drivers have improved output current regulation with supply voltage and temperature variations. In addition, the higher current of the SN75112 (27 mA) allows data to be transmitted over longer lines. These drivers offer optimum performance when used with the SN55107A, SN75107A, and SN75108A line receivers. SN55110A . . . J OR W PACKAGE **SN75110A, SN75112...D OR N PACKAGE** (TOP VIEW) SN55110A . . . FK PACKAGE (TOP VIEW) NC - No internal connection These drivers feature independent channels with common voltage supply and ground terminals. The significant difference between the three drivers is in the output-current specification. The driver circuits feature a constant output current that is switched to either of two output terminals by the appropriate logic levels at the input terminals. The output current can be switched off (inhibited) by low logic levels on the enable inputs. The output current is nominally 12 mA for the '110A devices, and is 27 mA for the SN75112. The enable/inhibit feature is provided so the circuits can be used in party-line or data-bus applications. A strobe or inhibitor (enable D), common to both drivers, is included for increased driver-logic versatility. The output current in the inhibited mode, $I_{O(off)}$ , is specified so that minimum line loading is induced when the driver is used in a party-line system with other drivers. The output impedance of the driver in the inhibited mode is very high. The output impedance of a transistor is biased to cutoff. The driver outputs have a common-mode voltage range of -3 V to 10 V, allowing common-mode voltage on the line without affecting driver performance. All inputs are diode clamped and are designed to satisfy TTL-system requirements. The inputs are tested at 2 V for high-logic-level input conditions and 0.8 V for low-logic-level input conditions. These tests ensure 400-mV noise margin when interfaced with TTL Series 54/74. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLS106E - DECEMBER 1975 - REVISED APRIL 2000 The SN55110A is characterized for operation over the full military temperature range of –55°C to 125°C. The SN75110A and SN75112 are characterized for operation from 0°C to 70°C. ### **AVAILABLE OPTIONS** | | PACKAGED DEVICES | | | | | | | | |----------------|---------------------------------|------------------------------|-----------|-----------------------|----------------------------|--|--|--| | TA | PLASTIC<br>SMALL OUTLINE<br>(D) | SMALL OUTLINE CHIP CARRIER | | PLASTIC DIP<br>(N) | CERAMIC<br>FLATPACK<br>(W) | | | | | 0°C to 70°C | SN75110AD<br>SN75112D | | | SN75110AN<br>SN75112N | | | | | | –55°C to 125°C | | SN5510AFK | SN55110AJ | | SN55110AW | | | | The D package is available taped and reeled. Add the suffix R to the device type (e.g., SN75110ADR). # FUNCTION TABLE (each driver) | | LOGIC<br>INPUTS | | ENABLE<br>INPUTS | | итѕ† | |---|-----------------|---|------------------|-----|------| | Α | В | С | D | Υ | Z | | Х | Х | L | Х | Off | Off | | Х | X | Х | L | Off | Off | | L | X | Н | Н | On | Off | | Х | L | Н | Н | On | Off | | Н | Н | Н | Н | Off | On | H = high level, L = low level, X = irrelevant <sup>†</sup> When using only one channel of the line drivers, the other channel should be inhibited and/or have its outputs grounded. # schematic (each driver) Pin numbers shown are for the D, J, N, and W packages. SLLS106E - DECEMBER 1975 - REVISED APRIL 2000 # absolute maximum ratings over operating free-air temperature (unless otherwise noted)† | Supply voltage, V <sub>CC+</sub> (see Note 1) | |------------------------------------------------------------------------------| | Supply voltage, V <sub>CC</sub> 7 V | | Input voltage, V <sub>I</sub> 5.5 V | | Output voltage range, VO | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | | N package 80°C/W | | Continuous total power dissipation (see Note 3) See Dissipation Rating Table | | Case temperature for 60 seconds: FK package | | Lead temperature 1,6 mm (1/16 inch) from case for 60 seconds: J or W package | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds: D or N package | | Storage temperature range, T <sub>stg</sub> –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. Voltage values are with respect to network ground terminal. - 2. The package thermal impedance is calculated in accordance with JESD 51. - 3. In the FK, J, or W package, SN55110A chips are either silver glass or alloy mounted; SN75110A and SN75112 chips are glass mounted #### **DISSIPATION RATING TABLE** | PACKAGE | $T_A \le 25^{\circ}C$ POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING | |---------|------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------| | FK | 1375 mW | 11 mW/°C | 880 mW | 275 mW | | J | 1375 mW | 11 mW/°C | 880 mW | 275 mW | | W | 1000 mW | 8 mW/°C | 640 mW | 200 mW | ## recommended operating conditions (see Note 4) | | s | SN55110A SN75110A SN75112 | | - | UNIT | | | |------------------------------------------------|-----------------------|---------------------------|------|-------|------------|-------|----| | | MIN NOM MAX MIN NOM M | | MAX | | | | | | Supply voltage, V <sub>CC</sub> + | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | V | | Supply voltage, V <sub>CC</sub> _ | -4.5 | <b>-</b> 5 | -5.5 | -4.75 | <b>-</b> 5 | -5.25 | V | | Positive common-mode output voltage | 0 | | 10 | 0 | | 10 | V | | Negative common-mode output voltage | 0 | | -3 | 0 | | -3 | V | | High-level input voltage, VIH | 2 | | | 2 | | | V | | Low-level output current, V <sub>IL</sub> | | | 0.8 | | | 0.8 | V | | Operating free-air temperature, T <sub>A</sub> | -55 | | 125 | 0 | | 70 | °C | NOTE 4: When using only one channel of the line drivers, the other channel should be inhibited and/or have its outputs grounded. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS† | | SN55110A<br>SN75110A | | SN75112 | | | UNIT | | | | |------------------------------|--------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------|------------------|---------|------|------------------|------|------|--------|--| | | | | | MIN | TYP <sup>‡</sup> | MAX | MIN | TYP <sup>‡</sup> | MAX | | | | | VIK | Input clamp vo | oltage | $V_{CC\pm} = MIN$ , | $I_L = -12 \text{ mA}$ | | -0.9 | -1.5 | | -0.9 | -1.5 | V | | | | | | $V_{CC\pm} = MAX$ , | V <sub>O</sub> = 10 V | | 12 | 15 | | 27 | 36 | | | | IO(on) | I <sub>O(on)</sub> On-state output current | | $V_{CC} = MIN \text{ to MAX},$<br>$V_{O} = -1 \text{ V to 1 V, T}_{A} = 25^{\circ}C$ | | | | | 24 | 28 | 32 | mA | | | | | | $V_{CC\pm} = MIN,$ | VO = -3 V | 6.5 | 12 | | 18 | 27 | | | | | I <sub>O(off)</sub> | Off-state outpo | ut current | $V_{CC\pm} = MIN,$ | V <sub>O</sub> = 10 V | | | 100 | | | 100 | μΑ | | | | Input current at maximum | A, B, or C inputs | V <sub>CC±</sub> = MAX, | V <sub>I</sub> = 5.5 V | | | 1 | | | 1 | mA | | | '1 | input voltage | D input | $VCC \pm = IVIAA$ | | | | 2 | | | 2 | IIIA | | | 1 | High-level | A, B, or C inputs | V <sub>CC±</sub> = MAX, | V 2.4 V | | | 40 | | | 40 | μА | | | L IH | input current | D input | $VCC \pm = IVIAX$ | V = 2.4 V | | | 80 | | | 80 | μΑ | | | l | Low-level | A, B, or C inputs | V <sub>CC±</sub> = MAX, | V1 = 0.4 V | | | -3 | | | -3 | mA | | | lIL. | input current | D input | $VCC\pm = WAX,$ | V = 0.4 V | | | -6 | | | -6 | ] IIIA | | | ICC+(on) with driver enabled | | V <sub>CC±</sub> = MAX,<br>A and B inputs a<br>C and D inputs a | , | | 23 | 35 | | 25 | 40 | mA | | | | ICC-(on) | Supply curren with driver ena | | V <sub>CC±</sub> = MAX,<br>A and B inputs at 0.4 V,<br>C and D inputs at 2 V | | | -34 | -50 | | -65 | -100 | mA | | | I <sub>CC+(off)</sub> | Supply curren with driver inh | 00 | V <sub>CC±</sub> = MAX,<br>A, B, C, and D inputs at 0.4 V | | | 21 | | | 30 | | mA | | | ICC-(off) | Supply curren with driver inh | | $V_{CC\pm} = MAX$ , A, B, C, and D in | nputs at 0.4 V | | -17 | | | -32 | | mA | | <sup>†</sup> For conditions shown as MIN or MAX, use appropriate value specified under recommended operating conditions. ‡ All typical values are at $V_{CC+} = 5 \text{ V}$ , $V_{CC-} = -5 \text{ V}$ , $V_{CC-} = -5 \text{ V}$ , $V_{CC-} = -5 \text{ V}$ . # switching characteristics, $V_{CC\pm}$ = $\pm 5$ V, $T_A$ = $25^{\circ}C$ | PARAMETER§ | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-----------------|----------------|---------------------------------------------------------------|-----|-----|-----|------| | t <sub>PLH</sub> | A or B | r B Y or Z | | | 9 | 15 | ns | | t <sub>PHL</sub> | | | C: -40 pE | | 9 | 15 | 113 | | t <sub>PLH</sub> | | Y or Z | $C_L = 40 \text{ pF}, R_L = 50 \Omega, \text{See Figure 1}$ | | 16 | 25 | no | | t <sub>PHL</sub> | COLD | | | | 13 | 25 | ns | <sup>§</sup> tpLH = Propagation delay time, low-to-high-level output tpHL = Propagation delay time, high-to-low-level output ### PARAMETER MEASUREMENT INFORMATION - 3 V 50% Input A or B 50% 0 V - t<sub>w1</sub> tw2 3 V 50% Enable C or D 50% 0 V <sup>t</sup>PLH – tPHL · tPHL - tPLH → - Off **Output Y** 50% 50% 50% On <sup>t</sup>PLH tPHL ★ **50**% NOTES: A. C<sub>L</sub> includes probe and jig capacitance. Output Z 50% - B. The pulse generators have the following characteristics: $Z_O = 50 \Omega$ , $t_f = t_f = 10 \pm 5$ ns, $t_{W1} = 500$ ns, PRR $\leq$ 1 MHz, $t_{W2} = 1$ $\mu$ s, PRR $\leq$ 500 kHz. - C. For simplicity, only one channel and the enable connections are shown. Figure 1. Test Circuit and Voltage Waveforms **VOLTAGE WAVEFORMS** ## **TYPICAL CHARACTERISTICS** ## **APPLICATION INFORMATION** # special pulse-control circuit Figure 4 shows a circuit that can be used as a pulse-generator output or in many other testing applications. Figure 4. Pulse-Control Circuit ### **APPLICATION INFORMATION** # using the SN75112 as a CCITT-recommended V.35 line driver The SN75112 dual line driver, the SN75107A dual line receiver, and some external resistors can be used to implement the data interchange circuit of CCITT recommendation V.35 (1976) modem specification. The circuit of one channel is shown in Figure 1 and meets the requirement of the interface as specified by Appendix 11 of CCITT V.35 and summarized in Table 1 (V.35 has been replaced by ITU V.11). | | | • | | |----------------------------------------------|------|----------------------------|------| | GENERATOR | MIN | MAX | UNIT | | Source impedance, Z <sub>Source</sub> | 50 | 150 | Ω | | Resistance to ground, R | 135 | 165 | Ω | | Differential output voltage, V <sub>OD</sub> | 440 | 660 | mV | | 10% to 90% rise time, t <sub>r</sub> | 40 | | ns | | or | | $0.01 \times ui^{\dagger}$ | | | Common-mode output voltage, VOC | -0.6 | 0.6 | V | | LOAD (RECEIVER) | MIN | MAX | UNIT | | Input impedance, Z <sub>I</sub> | 90 | 110 | Ω | 135 Ω **Table 1. CCITT V.35 Electrical Requirements** Resistance to ground, R Figure 5. CCITT-Recommended V.35 Interface Using the SN75112 and SN75107A <sup>†</sup> ui = unit interval or minimum signal-element pulse duration #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated