SCES018G - AUGUST 1995 - REVISED JUNE 1999 - **Member of the Texas Instruments** Widebus™ Family - **EPIC** ™ (Enhanced-Performance Implanted **CMOS) Submicron Process** - B-Port Outputs Have Equivalent 26- $\Omega$ Series Resistors, So No External Resistors Are Required - **ESD Protection Exceeds 2000 V Per** MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 250 mA Per **JESD 17** - Bus Hold on Data Inputs Eliminates the **Need for External Pullup/Pulldown** Resistors - **Package Options Include Plastic Shrink** Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages NOTE: For tape and reel order entry: The DGGR package is abbreviated to GR. #### description This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The SN74ALVCH162268 is used for applications in which data must be transferred from a narrow high-speed bus to a wide, lower-frequency bus. The device provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKEN) inputs are low. The select (SEL) line is synchronous with CLK and selects 1B or 2B input data for the A outputs. #### DGG OR DL PACKAGE (TOP VIEW) For data transfer in the A-to-B direction, a two-stage pipeline is provided in the A-to-1B path, with a single storage register in the A-to-2B path. Proper control of these inputs allows two sequential 12-bit words to be presented synchronously as a 24-bit word on the B port. Data flow is controlled by the active-low output enables (OEA, OEB). These control terminals are registered, so bus direction changes are synchronous with CLK. The B outputs, which are designed to sink up to 12 mA, include equivalent $26-\Omega$ resistors to reduce overshoot and undershoot. To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible and $\overline{\text{OE}}$ should be tied to $V_{\text{CC}}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to OE being routed through a register, the active state of the outputs cannot be determined prior to the arrival of the first clock pulse. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC and Widebus are trademarks of Texas Instruments Incorporated. ## SN74ALVCH162268 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS SCES018G - AUGUST 1995 - REVISED JUNE 1999 ### description (continued) Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level. The SN74ALVCH162268 is characterized for operation from -40°C to 85°C. ### **Function Tables** #### **OUTPUT ENABLE** | | INPUTS | OUTPUTS | | | | |-----|--------|---------|--------|--------|--| | CLK | OEA | OEB | Α | 1B, 2B | | | 1 | Н | Н | Z | Z | | | 1 | Н | L | Z | Active | | | 1 | L | Н | Active | Z | | | 1 | L | L | Active | Active | | #### A-TO-B STORAGE (OEB = L) | | INPUTS | | | | | |---------|---------|------------|---|-------------------|-------------------| | | OUTI | PUTS | | | | | CLKENA1 | CLKENA2 | CLK | Α | 1B | 2B | | Н | Н | Х | Χ | 1B <sub>0</sub> ‡ | 2B <sub>0</sub> ‡ | | L | L | $\uparrow$ | L | L† | Х | | L | L | $\uparrow$ | Н | H <sup>†</sup> | Х | | Х | L | $\uparrow$ | L | Х | L | | Х | L | $\uparrow$ | Н | Х | Н | <sup>†</sup>Two CLK edges are needed to propagate data. #### B-TO-A STORAGE (OEA = L) | | OUTPUT | | | | | | |---------|---------|------------|-----|----|----|------------------| | CLKEN1B | CLKEN2B | CLK | SEL | 1B | 2B | Α | | Н | Х | Χ | Н | Χ | Χ | A <sub>0</sub> ‡ | | Х | Н | Χ | L | Χ | X | A <sub>0</sub> ‡ | | L | L | $\uparrow$ | Н | L | X | L | | L | L | $\uparrow$ | Н | Н | X | Н | | Х | L | $\uparrow$ | L | Χ | L | L | | Х | L | $\uparrow$ | L | Χ | Н | Н | <sup>‡</sup>Output level before the indicated steady-state input conditions were established <sup>‡</sup>Output level before the indicated steady-state input conditions were established ### logic diagram (positive logic) ### SN74ALVCH162268 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS SCES018G - AUGUST 1995 - REVISED JUNE 1999 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> : Except I/O ports (see Note 1) | | | I/O ports (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Output voltage range, V <sub>O</sub> (see Notes 1 and 2) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Continuous output current, IO | ±50 mA | | Continuous current through each V <sub>CC</sub> or GND | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DGG package | 81°C/W | | DL package | 74°C/W | | Storage temperature range, T <sub>stg</sub> | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - 2. This value is limited to 4.6 V maximum. - 3. The package thermal impedance is calculated in accordance with JESD 51. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. ## SN74ALVCH162268 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS SCES018G - AUGUST 1995 - REVISED JUNE 1999 ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|----------------------------------------------|------------------------|----------------------|------|--| | VCC | Supply voltage | | 1.65 | 3.6 | V | | | VIII | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | 0.65 × V <sub>CC</sub> | | | | | $V_{\text{IH}}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | $0.35 \times V_{CC}$ | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | VCC | V | | | ٧o | Output voltage | | 0 | VCC | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | High-level output current (A port) | V <sub>CC</sub> = 2.3 V | | -12 | mA | | | | | V <sub>CC</sub> = 2.7 V | | -12 | | | | 1 | | V <sub>CC</sub> = 3 V | | -24 | | | | ЮН | | V <sub>CC</sub> = 1.65 V | | -2 | | | | | High-level output current (B port) | V <sub>CC</sub> = 2.3 V | | -6 | | | | | High-level output current (B port) | V <sub>CC</sub> = 2.7 V | | -8 | | | | | | V <sub>CC</sub> = 3 V | | -12 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Low-level output current (A port) | V <sub>CC</sub> = 2.3 V | | 12 | | | | | Low-level output current (A port) | V <sub>CC</sub> = 2.7 V | | 12 | | | | la. | | V <sub>CC</sub> = 3 V | | 24 | A | | | lOL | | V <sub>CC</sub> = 1.65 V | 2 | | mA | | | | Low lovel output ourrest (D. port) | V <sub>CC</sub> = 2.3 V | | 6 | | | | | Low-level output current (B port) | V <sub>CC</sub> = 2.7 V | | 8 | | | | | V <sub>CC</sub> = 3 V | | | 12 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ### SN74ALVCH162268 12-BIT TO 24-BIT REGISTERED BUS EXCHANGER WITH 3-STATE OUTPUTS SCES018G - AUGUST 1995 - REVISED JUNE 1999 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PA | RAMETER | TEST CON | DITIONS | VCC | MIN | TYP <sup>†</sup> | MAX | UNIT | |----------------------|----------------|------------------------------------------|----------------------------------------|--------------------------------------|----------------------|------------------|------|------| | | | I <sub>OH</sub> = -100 μA | | 1.65 V to 3.6 V V <sub>CC</sub> -0.2 | | | | | | | | I <sub>OH</sub> = -4 mA | | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -6 mA | | 2.3 V | 2 | | | | | | A port | | | 2.3 V | 1.7 | | | | | | | I <sub>OH</sub> = -12 mA | | 2.7 V | 2.2 | - | | | | | | | | 3 V | 2.4 | - | | | | ., | | I <sub>OH</sub> = -24 mA | | 3 V | 2 | | | | | VOH | | I <sub>OH</sub> = -100 μA | | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | 2 | | V | | | | I <sub>OH</sub> = -2 mA | | 1.65 V | 1.2 | | | | | | | I <sub>OH</sub> = -4 mA | | 2.3 V | 1.9 | | | | | | B port | | | 2.3 V | 1.7 | | | | | | | $I_{OH} = -6 \text{ mA}$ | | 3 V | 2.4 | - | | | | | | I <sub>OH</sub> = -8 mA | | 2.7 V | 2 | | | | | | | I <sub>OH</sub> = -12 mA | | 3 V | 2 | | | | | | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | | 0.2 | | | | A port | I <sub>OL</sub> = 4 mA | | 1.65 V | | | 0.45 | | | | | I <sub>OL</sub> = 6 mA | | 2.3 V | | | 0.4 | | | | | In. 42 m/s | | 2.3 V | | - | 0.7 | | | | | I <sub>OL</sub> = 12 mA | | 2.7 V | | - | 0.4 | | | | | I <sub>OL</sub> = 24 mA | | 3 V | | | 0.55 | | | VOL | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | | 0.2 | V | | | B port | I <sub>OL</sub> = 2 mA | | 1.65 V | | | 0.45 | | | | | I <sub>OL</sub> = 4 mA | | 2.3 V | | | 0.4 | | | | | I <sub>OL</sub> = 6 mA | | 2.3 V | | | 0.55 | | | | | | | 3 V | | | 0.55 | | | | | I <sub>OL</sub> = 8 mA | | 2.7 V | | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | | 3 V | | | 0.8 | | | Ц | | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.6 V | | | ±5 | μΑ | | | | V <sub>I</sub> = 0.58 V | | 4.05.1/ | 25 | | | | | | | V <sub>I</sub> = 1.07 V | | 1.65 V | -25 | | | | | | | V <sub>I</sub> = 0.7 V | | 0.01/ | 45 | | | | | I <sub>I(hold)</sub> | | V <sub>I</sub> = 1.7 V | | 2.3 V | -45 | | | μΑ | | , , | | V <sub>I</sub> = 0.8 V | | 2.1/ | 75 | | | | | | | V <sub>1</sub> = 2 V | | 3 V | -75 | | | | | | | V <sub>I</sub> = 0 to 3.6 V <sup>‡</sup> | | 3.6 V | | | ±500 | | | loz§ | | VO = VCC or GND | | 3.6 V | | | ±10 | μΑ | | Icc | | | O = 0 | 3.6 V | | | 40 | μΑ | | Δlcc | | | Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μΑ | | Ci | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | | 3.3 V | | 3.5 | | pF | | Cio | A or B ports | VO = VCC or GND | | 3.3 V | | 9 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>&</sup>lt;sup>‡</sup> This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. SCES018G - AUGUST 1995 - REVISED JUNE 1999 ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | | | V <sub>CC</sub> = | 1.8 V | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |-----------------|----------------|--------------------------------|-------|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|-----| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock freque | ency | | † | | 120 | | 125 | | 150 | MHz | | t <sub>W</sub> | Pulse duration | on, CLK high or low | † | | 3.3 | | 3.3 | | 3.3 | | ns | | | | A data before CLK↑ | † | | 4.5 | | 4 | | 3.4 | | | | | | B data before CLK↑ | † | | 0.8 | | 1.2 | | 1 | | ns | | ١. | Setup time | SEL before CLK↑ | † | | 1.4 | | 1.6 | | 1.3 | | | | t <sub>su</sub> | | CLKENA1 or CLKENA2 before CLK↑ | † | | 3.6 | | 3.4 | | 2.8 | | | | | | CLKENB1 or CLKENB2 before CLK↑ | † | | 3.2 | | 3 | | 2.5 | | | | | | OE before CLK↑ | † | | 4.2 | | 3.9 | | 3.2 | | | | | | A data after CLK↑ | † | | 0 | | 0 | | 0.2 | | | | | | B data after CLK↑ | † | | 1.3 | | 1.2 | | 1.3 | | | | _ | l lald time a | SEL after CLK↑ | † | | 1 | | 1 | | 1 | | | | t <sub>h</sub> | Hold time | CLKENA1 or CLKENA2 after CLK↑ | † | | 0.1 | | 0.1 | | 0.4 | | ns | | | | CLKENB1 or CLKENB2 after CLK↑ | † | | 0.1 | | 0 | | 0.5 | | | | | | OE after CLK↑ after CLK↑ | † | | 0 | | 0 | | 0.2 | | | <sup>†</sup> This information was not available at the time of publication. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3) | PARAMETER | FROM TO | TO<br>(OUTPUT) | 10 ACC = 1.0 A | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | |------------------|---------|----------------|------------------|-----|------------------------------------|-----|-------------------------|-----|------------------------------------|-----|------|--| | | (INPUT) | (001F01) | MIN | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>max</sub> | | | † | | 120 | | 125 | | 150 | | MHz | | | | | В | | † | 1.6 | 6.1 | | 5.9 | 1.8 | 5.4 | | | | <b>.</b> . | CLK | A (1B) | | † | 1.6 | 5.8 | | 5.4 | 1.7 | 4.8 | 20 | | | <sup>t</sup> pd | | A (2B) | | † | 1.6 | 5.8 | | 5.3 | 1.8 | 4.8 | ns | | | | | A (SEL) | | † | 2.5 | 7.3 | | 6.5 | 2.4 | 5.8 | | | | t <sub>en</sub> | CLK | В | | † | 2.7 | 7.2 | | 6.8 | 2.6 | 6.1 | ns | | | t <sub>dis</sub> | CLK | В | | † | 2.8 | 7.2 | | 6.1 | 2.5 | 5.9 | ns | | | t <sub>en</sub> | CLK | А | | † | 2 | 6.2 | | 5.6 | 1.8 | 5.1 | ns | | | t <sub>dis</sub> | CLK | А | | † | 2 | 6.5 | | 5.4 | 2.1 | 5 | ns | | <sup>&</sup>lt;sup>†</sup> This information was not available at the time of publication. ## operating characteristics, $T_A = 25^{\circ}C$ | PARAMETER | | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | UNIT | |-----------|-------------------|------------------|--------------------------------------------|-------------------------|-------------------------|-------------------------|-------| | | PARAWIETER | | TEST CONDITIONS | TYP | TYP | TYP | UNIT | | | Power dissipation | | | † | 87 | 120 | pF | | 1 al | capacitance | Outputs disabled | $C_L = 50 \text{ pF}, f = 10 \text{ MHz}$ | † | 80.5 | 118 | pr pr | $<sup>\</sup>ensuremath{^{\dagger}}$ This information was not available at the time of publication. ## PARAMETER MEASUREMENT INFORMATION V<sub>CC</sub> = 1.8 V V<sub>CC</sub>/2 **TEST** tpd tPLZ/tPZL tPHZ/tPZH **S1** Open 2×VCC **GND** **VCC** 0 V V<sub>CC</sub>/2 Output VCC/2 VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES NOTES: A. $C_L$ includes probe and jig capacitance. V<sub>CC</sub>/2 Input B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. **VCC** 0 V - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \ \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. V<sub>CC</sub>/2 - E. tpLZ and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tplH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.5 \text{ V} \pm 0.2 \text{ V}$ NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2$ ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 2. Load Circuit and Voltage Waveforms ## PARAMETER MEASUREMENT INFORMATION $V_{CC} = 2.7 \text{ V}$ AND 3.3 V $\pm$ 0.3 V NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ - D. The outputs are measured one at a time with one transition per measurement. - E. tpl 7 and tpH7 are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 3. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated