D OR N PACKAGE (TOP VIEW)

SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

16 Vcc

15 RCO

- Internal Look-Ahead Circuitry for Fast Counting
- Carry Output for N-Bit Cascading
- Fully Synchronous Operation for Counting
- Package Options Include Plastic Small-Outline Packages and Standard Plastic 300-mil DIPs

#### description

This synchronous, presettable, 4-bit binary counter features an internal carry look-ahead circuitry for application in high-speed counting designs. Synchronous operation is provided by

14 🛛 Q<sub>A</sub> AI 3 ВL 4 13 Q<sub>B</sub> 12 Q<sub>C</sub> С 5 D[ 11 QD 6 10 ENT ENP [ 7 GND 8 9 LOAD

CLR

CLK

2

having all flip-flops clocked simultaneously so that the outputs change coincident with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes that are normally associated with asynchronous (ripple-clock) counters; however, counting spikes may occur on the ripple-carry (RCO) output. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform.

This counter is fully programmable; that is, it may be preset to any number between 0 and 15. As presetting is synchronous, setting up a low level at the load ( $\overline{LOAD}$ ) input disables the counter and causes the outputs to agree with the setup data after the next clock pulse regardless of the levels of the enable inputs.

The clear function for the SN74F161A is asynchronous and a low level at the clear (CLR) input sets all four of the flip-flop outputs low regardless of the levels of the clock, load, or enable inputs.

The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Instrumental in accomplishing this function are two count-enable (ENP, ENT) inputs and a ripple-carry (RCO) output. Both ENP and ENT must be high to count, and ENT if fed forward to enable RCO. RCO thus enabled will produce a high-level pulse while the count is 15 (HHHH). The high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed regardless of the level of the clock input.

The SN74F161A features a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that will modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the setup and hold times.

The SN74F161A is characterized for operation from 0°C to 70°C.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

#### logic symbol<sup>†</sup>



state diagram



<sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993



logic diagram (positive logic)



SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

#### logic symbol, each flip-flop



logic diagram, each flip-flop (positive logic)





SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

#### typical clear, preset, count, and inhibit sequences

Illustrated below is the following sequence:

- 1. Clear outputs to zero
- 2. Preset to binary twelve
- 3. Count to thirteen, fourteen, fifteen, zero, one, and two
- 4. Inhibit





SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                 | 0.5 V to 7 V                      |
|-------------------------------------------------------|-----------------------------------|
| Input voltage range, VI (see Note 1)                  | $\ldots$ -1.2 V to 7 V            |
| Input current range                                   | -30 mA to 5 mA                    |
| Voltage range applied to any output in the high state | $\dots -0.5$ V to V <sub>CC</sub> |
| Current into any output in the low state              | 40 mÅ                             |
| Operating free-air temperature range                  | 0°C to 70°C                       |
| Storage temperature range                             | -65°C to 150°C                    |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: The input voltage ratings may be exceeded provided the input current ratings are observed.

#### recommended operating conditions

|     |                                | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|-----|-----|-----|------|
| Vcc | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     |     | V    |
| VIL | Low-level input voltage        |     |     | 0.8 | V    |
| IIK | Input clamp current            |     |     | -18 | mA   |
| IOH | High-level output current      |     |     | - 1 | mA   |
| IOL | Low-level output current       |     |     | 20  | mA   |
| TA  | Operating free-air temperature | 0   |     | 70  | °C   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|      | PARAMETER            | ТІ                        | EST CONDITIONS           | MIN | TYP‡ | MAX   | UNIT |  |
|------|----------------------|---------------------------|--------------------------|-----|------|-------|------|--|
| VIK  |                      | $V_{CC} = 4.5 V,$         | $I_{I} = -18 \text{ mA}$ |     |      | -1.2  | V    |  |
| Val  |                      | $V_{CC} = 4.5 V,$         | I <sub>OH</sub> = - 1 mA | 2.5 | 3.4  |       | v    |  |
| ∨он  |                      | V <sub>CC</sub> = 4.75 V, | I <sub>OH</sub> = - 1 mA | 2.7 |      |       | v    |  |
| VOL  |                      | $V_{CC} = 4.5 V,$         | I <sub>OL</sub> = 20 mA  |     | 0.3  | 0.5   | V    |  |
| Ц    |                      | V <sub>CC</sub> = 5.5 V,  | V <sub>I</sub> = 7 V     |     |      | 0.1   | mA   |  |
| Чн   |                      | $V_{CC} = 5.5 V,$         | V <sub>I</sub> = 2.7 V   |     |      | 20    | μΑ   |  |
|      | ENP, CLK, A, B, C, D |                           |                          |     |      | - 0.6 |      |  |
| ηL   | ENT, LOAD            | V <sub>CC</sub> = 5.5 V,  | VI = 0.5 V               |     |      | - 1.2 | mA   |  |
|      | CLR                  |                           |                          |     |      | - 0.6 |      |  |
| los§ |                      | V <sub>CC</sub> = 5.5 V,  | $V_{O} = 0$              | -60 |      | -150  | mA   |  |
| ICC  |                      | V <sub>CC</sub> = 5.5 V   |                          |     | 37   | 55    | mA   |  |

<sup>‡</sup> All typical values are at  $V_{CC} = 5 V$ ,  $T_A = 25^{\circ}C$ .

§ Not more than one output should be shorted at a time, and the duration of the short circuit should not exceed one second.



SDFS056A - D2932, MARCH 1987 - REVISED OCTOBER 1993

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                                  |                           |             | V <sub>CC</sub> = | = 5 V,<br>25°C | MIN  | MAX | UNIT |
|-----------------|--------------------------------------------------|---------------------------|-------------|-------------------|----------------|------|-----|------|
|                 |                                                  |                           |             | MIN               | MAX            |      |     |      |
| fclock          | Clock frequency                                  |                           |             | 0                 | 100            | 0    | 90  | MHz  |
|                 | Pulse duration                                   | CLK high or low (loading) |             | 5                 |                | 5    |     | ns   |
| +               |                                                  | CLK (counting)            | High        | 4                 |                | 4    |     |      |
| tw              |                                                  | CER (Counting)            | Low         | 6                 |                | 7    |     | 115  |
|                 |                                                  | CLR low                   | CLR low     |                   |                | 5    |     |      |
|                 | Setup time                                       | Data before CLK↑          | High or low | 5                 |                | 5    |     |      |
|                 |                                                  | LOAD before CLK↑          | High        | 11                |                | 11.5 |     |      |
| t <sub>su</sub> |                                                  | LOAD before CLK           | Low         | 8.5               |                | 9.5  |     | ns   |
|                 |                                                  | ENP and ENT before CLK↑   | High        | 11                |                | 11.5 |     |      |
|                 |                                                  | ENF and ENT before CERT   | Low         | 5                 |                | 5    |     |      |
|                 | Hold time                                        | Data after CLK1           | High or low | 2                 |                | 2    |     |      |
| th              |                                                  | LOAD after CLK1           | High        | 2                 |                | 2    |     | ns   |
|                 |                                                  |                           | Low         | 0                 |                | 0    |     | 115  |
|                 |                                                  | ENP and ENT after CLK↑    | High or low | 0                 |                | 0    |     | ]    |
| t <sub>su</sub> | Inactive-state setup time, CLR high before CLK↑† |                           |             |                   |                | 6    |     | ns   |

<sup>†</sup> Inactive-state state setup time is also referred to as recovery time.

#### switching characteristics (see Note 2)

| PARAMETER        | FROM<br>(INPUT) | TO<br>(OUTPUT) | Cl<br>Rl | CC = 5 V<br>_ = 50 pl<br>_ = 500 s<br>_ = 25°C | <b>F,</b><br>Ω, | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pF<br>R <sub>L</sub> = 500Ω<br>T <sub>A</sub> = MIN t | ,    | UNIT |
|------------------|-----------------|----------------|----------|------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------|------|------|
|                  |                 |                | MIN      | TYP                                            | MAX             | MIN                                                                                                | MAX  |      |
| f <sub>max</sub> |                 |                | 100      | 120                                            |                 | 90                                                                                                 |      | MHz  |
| <sup>t</sup> PLH | CLK (LOAD high) | Am. 0          | 2.7      | 5.1                                            | 7.5             | 2.7                                                                                                | 8.5  | ns   |
| <sup>t</sup> PHL |                 | Any Q          | 2.7      | 7.1                                            | 10              | 2.7                                                                                                | 11   | 115  |
| <sup>t</sup> PLH | CLK (LOAD low)  | Am. 0          | 3.2      | 5.6                                            | 8.5             | 3.2                                                                                                | 9.5  | ns   |
| <sup>t</sup> PHL |                 | Any Q          | 3.2      | 5.6                                            | 8.5             | 3.2                                                                                                | 9.5  | 115  |
| <sup>t</sup> PLH | CLK             | RCO            | 4.2      | 9.6                                            | 14              | 4.2                                                                                                | 15   | ns   |
| <sup>t</sup> PHL | CLK             | RCU            | 4.2      | 9.6                                            | 14              | 4.2                                                                                                | 15   | 115  |
| <sup>t</sup> PLH | ENT             | <b>D</b> 00    | 1.7      | 4.1                                            | 7.5             | 1.7                                                                                                | 8.5  |      |
| <sup>t</sup> PHL |                 | RCO            | 1.7      | 4.1                                            | 7.5             | 1.7                                                                                                | 8.5  | ns   |
| <b>t</b> =       |                 | Any Q          | 4.7      | 8.6                                            | 12              | 4.7                                                                                                | 13   |      |
| <sup>t</sup> PHL | CLR             | RCO            | 3.7      | 7.6                                            | 10.5            | 3.7                                                                                                | 11.5 | ns   |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. NOTE 2: Load circuits and waveforms are shown in Section 1.



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1998, Texas Instruments Incorporated