- Three-Band Local Oscillator
- I<sup>2</sup>C Bus Protocol (Bidirectional Data Transmission)
- 30-V Tuning Voltage Output
- Four NPN-Type Band-Switch Drivers
- Programmable Reference Divider Ratio (512, 640, or 1024)
- External 4-Pin Intermediate Frequency (IF) Filter Between Mixer Output and IF Amplifier Input
- 5-V Power Supply
- 30-Pin Thin Shrink Small-Outline Package (TSSOP)

## **APPLICATIONS**

- TVs
- VCR/DVD Recorders
- Set-Top Boxes

## DESCRIPTION

The SN761678B is a synthesized tuner IC designed for TV tuning systems. The circuit consists of a phase-locked loop (PLL) synthesizer, three-band local oscillator and mixer, 30-V output tuning amplifier, and four NPN band-switch drivers. The device is available in a small-outline package. A 15-bit programmable counter and reference divider are controlled by I<sup>2</sup>C bus protocol. Tuning step frequency is selectable by this reference divider ratio for a crystal oscillator.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



XTAL

15

SCL

16





B0089-02

## **Terminal Functions**

| TERMINAL   |     | DECODIDITION                                 | COLIEMATIC |
|------------|-----|----------------------------------------------|------------|
| NAME       | NO. | DESCRIPTION                                  | SCHEMATIC  |
| ADC        | 19  | ADC input                                    | Figure 1   |
| AS         | 18  | Address selection input                      | Figure 2   |
| BS1        | 21  | Band-switch 1 output (NPN emitter follower)  | Figure 4   |
| BS2        | 22  | Band-switch 2 output (NPN emitter follower)  | Figure 4   |
| BS3        | 20  | Band-switch 3 output (NPN emitter follower)  | Figure 4   |
| BS4        | 28  | Band-switch 4 output (NPN emitter follower)  | Figure 4   |
| СР         | 13  | Charge-pump output                           | Figure 5   |
| IF GND     | 10  | IF ground                                    |            |
| IF IN1     | 23  | IF amplifier input 1                         | Figure 3   |
| IF IN2     | 24  | IF amplifier input 2                         | Figure 3   |
| IF OUT     | 12  | IF output                                    | Figure 6   |
| MIX OUT1   | 25  | Mixer output 1                               | Figure 7   |
| MIX OUT2   | 26  | Mixer output 2                               | Figure 7   |
| OSC GND    | 3   | Oscillator ground                            |            |
| RF GND     | 27  | RF ground                                    |            |
| SCL        | 16  | Serial clock input                           | Figure 8   |
| SDA        | 17  | Serial data input/output                     | Figure 9   |
| UHF OSC B1 | 6   | UHF oscillator base 1                        | Figure 10  |
| UHF OSC B2 | 9   | UHF oscillator base 2                        | Figure 10  |
| UHF OSC C1 | 7   | UHF oscillator collector 1                   | Figure 10  |
| UHF OSC C2 | 8   | UHF oscillator collector 2                   | Figure 10  |
| UHF RF IN  | 30  | UHF RF input                                 | Figure 11  |
| VCC        | 11  | Supply voltage for mixer/oscillator/PLL: 5 V |            |
| VHF RF IN  | 29  | VHF RF input                                 | Figure 12  |
| VHI OSC B  | 2   | VHF HIGH oscillator base                     | Figure 13  |
| VHI OSC C  | 1   | VHF HIGH oscillator collector                | Figure 13  |
| VLO OSC B  | 5   | VHF LOW oscillator base                      | Figure 14  |
| VLO OSC C  | 4   | VHF LOW oscillator collector                 | Figure 14  |
| VTU        | 14  | Tuning voltage amplifier output              | Figure 15  |
| XTAL       | 15  | 4-MHz crystal oscillator input               | Figure 16  |





Figure 2.



Figure 7.

Figure 8.

S0136-03





Figure 9.



S0142-05





Figure 13.

Figure 10.



S0142-04



Figure 14.





#### **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted) <sup>(1)</sup>

| Supply voltage range, V <sub>CC</sub> <sup>(2)</sup>        | VCC (pin 11)                                 | –0.4 V to 6.5 V |
|-------------------------------------------------------------|----------------------------------------------|-----------------|
| Input voltage 1, V <sub>GND</sub> <sup>(2)</sup>            | OSC GND, RF GND (pins 3, 27)                 | -0.4 V to 0.4 V |
| Input voltage 2, V <sub>VTU</sub> <sup>(2)</sup>            | VTU (pin 14)                                 | –0.4 V to 35 V  |
| Input voltage 3, V <sub>IN</sub> <sup>(2)</sup>             | Other pins (1, 2, 4–9, 12, 13, 15–26, 28–30) | -0.4 V to 6.5 V |
| Continuous total dissipation, P <sub>D</sub> <sup>(3)</sup> | $T_A \le 25^{\circ}C$                        | 1071 mW         |
| Operating free-air temperature range, T <sub>A</sub>        | I                                            | -20°C to 85°C   |
| Storage temperature range, T <sub>stg</sub>                 |                                              | –65°C to 150°C  |
| Maximum junction temperature, T <sub>J</sub>                |                                              | 150°C           |
| Maximum short-circuit time, t <sub>SC(max)</sub>            | Each pin to V <sub>CC</sub> or to GND        | 10 s            |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) Voltage values are with respect to the IF GND of the circuit. (3) Derating factor is 8.57 mW/°C for  $T_A \ge 25^{\circ}$ C.

## **Recommended Operating Conditions**

|                                                |             | MIN | NOM | MAX | UNIT |
|------------------------------------------------|-------------|-----|-----|-----|------|
| Supply voltage, V <sub>CC</sub>                |             | 4.5 | 5   | 5.5 | V    |
| Tuning supply voltage, V <sub>TU</sub>         |             |     | 30  | 33  | V    |
| Output current of band switch, I <sub>BS</sub> | One port on |     |     | 10  | mA   |
| Operating free-air temperature, T <sub>A</sub> |             | -20 |     | 85  | °C   |

#### **Electrical Characteristics – Total Device and Serial Interface**

 $V_{CC}$  = 4.5 V to 5.5 V,  $T_A$  = –20°C to 85°C (unless otherwise noted)

|                        | PARAMETER                                                                                    | TEST CONDITIONS                                                   | MIN | TYP | MAX             | UNIT |
|------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----------------|------|
| I <sub>CC</sub> 1      | Supply current 1                                                                             |                                                                   |     | 60  |                 | mA   |
| I <sub>CC</sub> 2      | Supply current 2                                                                             | One band switch on $(I_{BS} = 10 \text{ mA})$                     |     | 70  |                 | mA   |
| V <sub>IH</sub>        | High-level input voltage (SCL, SDA)                                                          |                                                                   | 2.8 |     | V <sub>CC</sub> | V    |
| VIL                    | Low-level input voltage (SCL, SDA)                                                           |                                                                   |     |     | 1.4             | V    |
| I <sub>IH</sub>        | High-level input current (SCL, SDA)                                                          |                                                                   |     |     | 10              | μA   |
| IIL                    | Low-level input current (SCL, SDA)                                                           |                                                                   | -10 |     |                 | μA   |
| V <sub>POR</sub>       | Power-on-reset supply voltage (threshold of supply voltage between reset and operation mode) |                                                                   | 2.1 | 2.8 | 3.6             | V    |
| I <sup>2</sup> C Inter | rface                                                                                        |                                                                   |     |     |                 |      |
| V <sub>ASH</sub>       | Address-select high-input voltage (AS)                                                       | $V_{CC} = 5 V$                                                    | 4.5 |     | 5               | V    |
| V <sub>ASM1</sub>      | Address-select mid1-input voltage (AS)                                                       | $V_{CC} = 5 V$                                                    | 2   |     | 3               | V    |
| V <sub>ASM2</sub>      | Address-select mid2-input voltage (AS)                                                       | $V_{CC} = 5 V$                                                    | 1   |     | 1.5             | V    |
| V <sub>ASL</sub>       | Address-select low-input voltage (AS)                                                        | $V_{CC} = 5 V$                                                    |     |     | 0.5             | V    |
| I <sub>ASH</sub>       | Address-select high-input current (AS)                                                       | $V_{CC} = 5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$        |     |     | 140             | μA   |
| I <sub>ASL</sub>       | Address-select low-input current (AS)                                                        | $V_{CC} = 5 \text{ V},  \text{T}_{\text{A}} = 25^{\circ}\text{C}$ | -50 |     |                 | μA   |
| V <sub>ADC</sub>       | ADC input voltage                                                                            | See Table 8                                                       | 0   |     | $V_{CC}$        | V    |
| I <sub>ADH</sub>       | ADC high-level input current                                                                 | $V_{ADC} = V_{CC}$                                                |     |     | 10              | μA   |
| I <sub>ADL</sub>       | ADC low-level input current                                                                  | V <sub>ADC</sub> = 0 V                                            | -50 |     |                 | μA   |
| V <sub>OL</sub>        | Low-level output voltage (SDA)                                                               | $V_{CC} = 5 \text{ V}, \text{ I}_{OL} = 3 \text{ mA}$             |     |     | 0.4             | V    |
| I <sub>SDAH</sub>      | High-level output leakage current (SDA)                                                      | $V_{SDA} = 5.5 V$                                                 |     |     | 10              | μA   |
| f <sub>SCL</sub>       | Clock frequency (SCL)                                                                        |                                                                   |     | 100 | 400             | kHz  |
|                        | I <sup>2</sup> C Timing (see Figure 17)                                                      |                                                                   |     |     |                 |      |
| t <sub>hd(DAT)</sub>   | Data hold time                                                                               |                                                                   | 0   |     |                 | μs   |
| t <sub>(BUF)</sub>     | Bus free time                                                                                |                                                                   | 1.3 |     |                 | μs   |
| t <sub>hd(STA)</sub>   | Start hold time                                                                              |                                                                   | 0.6 |     |                 | μs   |
| t <sub>(Low)</sub>     | SCL-low hold time                                                                            |                                                                   | 1.3 |     |                 | μs   |
| t <sub>(High)</sub>    | SCL-high hold time                                                                           |                                                                   | 0.6 |     |                 | μs   |
| t <sub>su(STA)</sub>   | Start setup time                                                                             |                                                                   | 0.6 |     |                 | μs   |
| t <sub>su(DAT)</sub>   | Data setup time                                                                              |                                                                   | 0.1 |     |                 | μs   |
| t <sub>r</sub>         | SCL, SDA rise time                                                                           |                                                                   |     |     | 0.3             | μs   |
| t <sub>f</sub>         | SCL, SDA fall time                                                                           |                                                                   |     |     | 0.3             | μs   |
| t <sub>su(STO)</sub>   | Stop setup time                                                                              |                                                                   | 0.6 |     |                 | μs   |
| -                      |                                                                                              | ······                                                            |     |     |                 |      |

## **Electrical Characteristics – PLL and Band Switch**

 $V_{CC}$  = 4.5 V to 5.5 V,  $T_{A}$  = –20°C to 85°C (unless otherwise noted)

|                     | PARAMETER                                             | TEST CONDITIONS                                                          | MIN   | TYP  | MAX   | UNIT  |
|---------------------|-------------------------------------------------------|--------------------------------------------------------------------------|-------|------|-------|-------|
| N                   | Divider ratio                                         | 15-bit frequency word                                                    | 256   |      | 32767 |       |
| f <sub>XTAL</sub>   | Crystal oscillator frequency                          | $R_{XTAL}$ = 25 $\Omega$ to 300 $\Omega$                                 | 3.2   | 4    | 4.48  | MHz   |
| Z <sub>XTAL</sub>   | Crystal oscillator input impedance                    |                                                                          |       | 1.6  |       | kΩ    |
| V <sub>IXTAL2</sub> | Minimum reference input sensitivity (XTAL)            | 4 MHz, ac coupling with 0.1- $\mu$ F capacitor                           |       |      | 100   | mVp-p |
| V <sub>VTUL</sub>   | Tuning amplifier low-level output voltage             | $R_{L} = 22 \text{ k}\Omega, V_{TU} = 33 \text{ V}$                      |       | 0.4  | 0.5   | V     |
| IVTUOFF             | Tuning amplifier leakage current (off)                | OS = 1, V <sub>TU</sub> = 33 V                                           |       |      | 10    | μΑ    |
| I <sub>CPH</sub>    | Charge-pump high-level input current                  | CP = 1                                                                   | · · · | 280  |       | μΑ    |
| I <sub>CPL</sub>    | Charge-pump low-level input current                   | CP = 0                                                                   |       | 60   |       | μΑ    |
| V <sub>CP</sub>     | Charge-pump output voltage                            | PLL locked                                                               |       | 1.95 |       | V     |
| I <sub>CPOFF</sub>  | Charge-pump leakage current                           | $T2 = 0, T1 = 1, V_{CP} = 2 V, T_A = 25^{\circ}C$                        | -15   |      | 15    | nA    |
| I <sub>BS</sub>     | Band-switch driver output current                     |                                                                          |       |      | 10    | mA    |
| V <sub>BS1</sub>    | Developmints drives extend on the set                 | I <sub>BS</sub> = 10 mA                                                  | 3     |      |       |       |
| V <sub>BS2</sub>    | <ul> <li>Band-switch driver output voltage</li> </ul> | $I_{BS} = 10 \text{ mA}, V_{CC} = 5 \text{ V}, T_A = 25^{\circ}\text{C}$ | 3.5   | 3.9  |       | V     |
| IBSOFF              | Band-switch driver leakage current                    | V <sub>BS</sub> = 0 V                                                    | ·     |      | 3     | μA    |

## Electrical Characteristics – Mixer, Oscillator, IF Amplifier

 $V_{CC} = 5 \text{ V}, \text{ T}_{A} = 25^{\circ}\text{C}$ , measured in Figure 18 reference measurement circuit at 50- $\Omega$  system, IF filter characteristics: f<sub>peak</sub> = 43 MHz (unless otherwise noted)

|                   | PARAMETER                                    | TEST CONDITIONS                             | MIN | TYP | MAX | UNIT       |  |
|-------------------|----------------------------------------------|---------------------------------------------|-----|-----|-----|------------|--|
| G <sub>c11</sub>  | Conversion gain 1 (mixer-IF amplifier),      | f <sub>in</sub> = 58 MHz <sup>(1)</sup>     | 22  | 25  | 28  | ٩D         |  |
| G <sub>c13</sub>  | VHF-LOW                                      | f <sub>in</sub> = 130 MHz <sup>(1)</sup>    | 22  | 25  | 28  | dB         |  |
| G <sub>c14</sub>  | Conversion gain 1 (mixer-IF amplifier),      | f <sub>in</sub> = 136 MHz <sup>(1)</sup>    | 22  | 25  | 28  | ٩D         |  |
| G <sub>c16</sub>  | VHF-HIGH                                     | f <sub>in</sub> = 364 MHz <sup>(1)</sup>    | 22  | 25  | 28  | dB         |  |
| G <sub>c17</sub>  | Conversion agin 1 (mixer IF emplifier) LILIF | f <sub>in</sub> = 370 MHz <sup>(1)</sup>    | 26  | 29  | 32  | ٩D         |  |
| G <sub>c19</sub>  | Conversion gain 1 (mixer-IF amplifier), UHF  | $f_{in} = 804 \text{ MHz}^{(1)}$            | 25  | 28  | 31  | dB         |  |
| G <sub>c21</sub>  | Conversion gain 2 (mixer-IF amplifier),      | f <sub>in</sub> = 58 MHz <sup>(2)</sup>     | 16  | 19  | 22  | dB         |  |
| G <sub>c23</sub>  | VHF-LOW                                      | $f_{in} = 130 \text{ MHz}^{(2)}$            | 16  | 19  | 22  | uВ         |  |
| G <sub>c24</sub>  | Conversion gain 2 (mixer-IF amplifier),      | f <sub>in</sub> = 136 MHz <sup>(2)</sup>    | 16  | 19  | 22  | dB         |  |
| G <sub>c26</sub>  | VHF-HIGH                                     | $f_{in} = 364 \text{ MHz}^{(2)}$            | 16  | 19  | 22  | aв         |  |
| G <sub>c27</sub>  |                                              | f <sub>in</sub> = 370 MHz <sup>(2)</sup>    | 20  | 23  | 26  | dB         |  |
| G <sub>c29</sub>  | Conversion gain 2 (mixer-IF amplifier), UHF  | $f_{in} = 804 \text{ MHz}^{(2)}$            | 19  | 22  | 25  | aв         |  |
| NF <sub>1</sub>   |                                              | f <sub>in</sub> = 55.25 MHz                 |     | 9.5 |     | ٩D         |  |
| NF <sub>3</sub>   | Noise figure, VHF-LOW                        | f <sub>in</sub> = 127.25 MHz                |     | 9.5 |     | dB         |  |
| $NF_4$            |                                              | f <sub>in</sub> = 133.25 MHz                |     | 10  |     |            |  |
| NF <sub>6</sub>   | Noise figure, VHF-HIGH                       | f <sub>in</sub> = 361.25 MHz                |     | 10  |     | dB         |  |
| NF <sub>7</sub>   |                                              | f <sub>in</sub> = 367.25 MHz                |     | 11  |     |            |  |
| NF <sub>9</sub>   | Noise figure, UHF                            | f <sub>in</sub> = 801.25 MHz                |     | 11  |     | - dB       |  |
| CM <sub>1</sub>   |                                              | f <sub>in</sub> = 55.25 MHz <sup>(3)</sup>  |     | 89  |     |            |  |
| CM <sub>3</sub>   | 1% cross-modulation distortion, VHF-LOW      | f <sub>in</sub> = 127.25 MHz <sup>(3)</sup> |     | 89  |     | − dBµV     |  |
| CM <sub>4</sub>   |                                              | f <sub>in</sub> = 133.25 MHz <sup>(3)</sup> |     | 86  |     |            |  |
| CM <sub>6</sub>   | 1% cross-modulation distortion, VHF-HIGH     | f <sub>in</sub> = 361.25 MHz <sup>(3)</sup> |     | 86  |     | dBµV       |  |
| CM <sub>7</sub>   | 10/ areas modulation distortion LILIE        | f <sub>in</sub> = 367.25MHz <sup>(3)</sup>  |     | 87  |     | ر ۱۹<br>۱۹ |  |
| CM <sub>9</sub>   | — 1% cross-modulation distortion, UHF        | f <sub>in</sub> = 801.25 MHz <sup>(3)</sup> |     | 87  |     | dBµV       |  |
| V <sub>IFO1</sub> |                                              | f <sub>in</sub> = 55.25 MHz <sup>(4)</sup>  |     | 117 |     |            |  |
| V <sub>IFO3</sub> | IF output voltage, VHF-LOW                   | f <sub>in</sub> = 127.25 MHz <sup>(4)</sup> |     | 117 |     | dBµV       |  |
| V <sub>IFO4</sub> |                                              | f <sub>in</sub> = 133.25 MHz <sup>(4)</sup> |     | 117 |     |            |  |
| V <sub>IFO6</sub> | IF output voltage, VHF-HIGH                  | f <sub>in</sub> = 361.25 MHz <sup>(4)</sup> |     | 117 |     | dBµV       |  |
| V <sub>IFO7</sub> |                                              | f <sub>in</sub> = 367.25MHz <sup>(4)</sup>  |     | 117 |     |            |  |
| V <sub>IFO9</sub> | IF output voltage, UHF                       | f <sub>in</sub> = 801.25 MHz <sup>(4)</sup> |     | 117 |     | dBµV       |  |
| $\Phi_{OSC1}$     |                                              | f <sub>in</sub> = 55.25 MHz <sup>(5)</sup>  |     | 88  |     | dBa/U-     |  |
| $\Phi_{OSC3}$     | Phase noise, VHF-LOW                         | f <sub>in</sub> = 127.25 MHz <sup>(5)</sup> |     | 88  |     | dBc/Hz     |  |
| $\Phi_{OSC4}$     |                                              | f <sub>in</sub> = 133.25 MHz <sup>(5)</sup> |     | 86  |     | dBa/LI-    |  |
| $\Phi_{OSC6}$     | Phase noise, VHF-HIGH                        | f <sub>in</sub> = 361.25 MHz <sup>(5)</sup> |     | 86  |     | dBc/Hz     |  |
| $\Phi_{OSC7}$     |                                              | f <sub>in</sub> = 367.25MHz <sup>(5)</sup>  |     | 84  |     | dD = /1 /= |  |
| $\Phi_{OSC9}$     | Phase noise, UHF                             | f <sub>in</sub> = 801.25 MHz <sup>(5)</sup> |     | 84  |     | dBc/Hz     |  |
|                   | Prescaler beat <sup>(6)</sup>                |                                             |     |     | 25  | dBµV       |  |

(1) IF = 43 MHz, RF input level = 80 dB $\mu$ V (see Figure 19)

(1) IF = 43 MHz, RF input level = 80 dBµV (see Figure 20) (3)  $f_{undes} = f_{des} \pm 6$  MHz,  $P_{in} = 80$  dBµV, AM 1 kHz, 30%, DES/CM = S/I = 46 dB (4) IF = 45.75 MHz

- (5) Offset = 10 kHz, RF input level = 70 dB $\mu$ V
- (6) Design parameter, not tested



#### **FUNCTIONAL DESCRIPTION**

### I<sup>2</sup>C Bus Mode

## $I^2C$ Write Mode (R/ $\overline{W} = 0$ )

#### Table 1. Write Data Format

|                       | MSB |     |     |     |     |     |     | LSB                  |                  |
|-----------------------|-----|-----|-----|-----|-----|-----|-----|----------------------|------------------|
| Address byte (ADB)    | 1   | 1   | 0   | 0   | 0   | MA1 | MA0 | $R/\overline{W} = 0$ | A <sup>(1)</sup> |
| Divider byte 1 (DB1)  | 0   | N14 | N13 | N12 | N11 | N10 | N9  | N8                   | A <sup>(1)</sup> |
| Divider byte 2 (DB2)  | N7  | N6  | N5  | N4  | N3  | N2  | N1  | N0                   | A <sup>(1)</sup> |
| Control byte (CB)     | 1   | CP  | T2  | T1  | Т0  | RSA | RSB | OS                   | A <sup>(1)</sup> |
| Band-switch byte (BB) | Х   | Х   | Х   | Х   | BS4 | BS3 | BS2 | BS1                  | A <sup>(1)</sup> |

(1) A = Acknowledge

## Table 2. Write Data Symbol Description

| SYMBOL   | DESCRIPTION                                                                                                                                                                                            | DEFAULT                    |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| MA[1:0]  | Address-set bits (see Table 3)                                                                                                                                                                         |                            |
|          | Programmable counter set bits                                                                                                                                                                          |                            |
| N[14:0]  | $\begin{split} N &= N14 \times 2^{14} + N13 \times 2^{13} + + N1 \times 2 + N0 \\ Oscillation frequency = f_r \times 8 \times N \\ f_r &= Reference frequency = 4 \ MHz/Reference divider \end{split}$ | N14 = N13 = N12 = = N0 = 0 |
| СР       | Charge-pump current-set bit                                                                                                                                                                            | CP = 1                     |
| CF       | 60 μA (CP = 0), 280 μA (CP = 1)                                                                                                                                                                        | CF = 1                     |
| T[2:0]   | Test bits (see Table 4)                                                                                                                                                                                | T[2:0] = 001               |
| 1[2.0]   | Normal mode: T2 = 0, T1 = 0, T0 = 1/0                                                                                                                                                                  | 1[2.0] = 001               |
| RSA, RSB | Reference divider ratio selection bits (see Table 5)                                                                                                                                                   | RSA = 0, RSB = 1           |
|          | Tuning amplifier control bit                                                                                                                                                                           |                            |
| OS       | Tuning voltage on $(OS = 0)$<br>Tuning voltage off, high impedance $(OS = 1)$                                                                                                                          | OS = 0                     |
|          | Band-switch control bits                                                                                                                                                                               |                            |
|          | BSn = 0: Tr = OFF BSn = 1: Tr = ON                                                                                                                                                                     |                            |
|          | Band selection by BS1, BS2, BS4                                                                                                                                                                        |                            |
| BS[4:1]  | BS1(VL) BS2(VH) BS4(U)                                                                                                                                                                                 | BSn = 0                    |
|          | 1 0 0 VHF-LO                                                                                                                                                                                           |                            |
|          | X 1 0 VHF-HI<br>X X 1 UHF                                                                                                                                                                              |                            |
| Х        | Don't care                                                                                                                                                                                             |                            |

| MA1 | MA0 | VOLTAGE APPLIED ON AS INPUT                      |
|-----|-----|--------------------------------------------------|
| 0   | 0   | LOW: 0 V to 0.1 V <sub>CC</sub>                  |
| 0   | 1   | MID2: open, or 0.2 $V_{CC}$ to 0.3 $V_{CC}$      |
| 1   | 0   | MID1: 0.4 V <sub>CC</sub> to 0.6 V <sub>CC</sub> |
| 1   | 1   | HIGH: 0.9 V <sub>CC</sub> to V <sub>CC</sub>     |

### Table 4. Test Bits <sup>(1)</sup>

| T2 | T1 | ТО | DEVICE OPERATION            | NOTE |  |  |
|----|----|----|-----------------------------|------|--|--|
| 0  | 0  | 0  | Normal operation            |      |  |  |
| 0  | 0  | 1  | Normal operation Default    |      |  |  |
| 0  | 1  | Х  | Charge pump is off.         |      |  |  |
| 1  | 1  | 0  | Charge pump is sink.        |      |  |  |
| 1  | 1  | 1  | Charge pump is source.      |      |  |  |
| 1  | 0  | Х  | Test mode ADC not available |      |  |  |

(1) Not used for other bit patterns

#### Table 5. Reference Divider Ratio

| RSA | RSB | REFERENCE DIVIDER RATIO |
|-----|-----|-------------------------|
| Х   | 0   | 640                     |
| 0   | 1   | 1024                    |
| 1   | 1   | 512                     |

## I<sup>2</sup>C Read Mode (R/W = 1)

#### Table 6. Read Data Format

|                    | MSB |    |   |   |   |     |     | LSB     |                  |
|--------------------|-----|----|---|---|---|-----|-----|---------|------------------|
| Address byte (ADB) | 1   | 1  | 0 | 0 | 0 | MA1 | MA0 | R/W = 1 | A <sup>(1)</sup> |
| Status byte (SB)   | POR | FL | 1 | 1 | 1 | A2  | A1  | A0      | -                |

(1) A = Acknowledge

#### Table 7. Read Data Symbol Description

| SYMBOL  | DESCRIPTION                                                        | DEFAULT |
|---------|--------------------------------------------------------------------|---------|
| MA[1:0] | Address-set bits (see Table 3)                                     |         |
|         | Power-on-reset flag                                                |         |
| POR     | POR set: Power on<br>POR reset: End-of-data transmission procedure | POR = 1 |
| Ē       | In-lock flag                                                       |         |
| FL      | PLL locked (FL = 1), PLL unlocked (FL = 0)                         |         |
| A[2:0]  | Digital data of ADC (see Table 8)                                  |         |



## Table 8. ADC Level

| A2 | A1 | A0 | VOLTAGE APPLIED ON ADC INPUT <sup>(1)</sup> |
|----|----|----|---------------------------------------------|
| 1  | 0  | 0  | 0.6 $V_{CC}$ to $V_{CC}$                    |
| 0  | 1  | 1  | 0.45 V <sub>CC</sub> to 0.6 V <sub>CC</sub> |
| 0  | 1  | 0  | 0.3 V <sub>CC</sub> to 0.45 V <sub>CC</sub> |
| 0  | 0  | 1  | 0.15 V <sub>CC</sub> to 0.3 V <sub>CC</sub> |
| 0  | 0  | 0  | 0 V to 0.15 V <sub>CC</sub>                 |

(1) Accuracy is  $0.03 \times V_{CC}$ .





### **APPLICATION INFORMATION**



NOTE: This application information is advisory and a performance check is required for actual application circuits. TI assumes no responsibility for the consequences of the use of this circuit, nor for any infringement of patent or patent rights of third parties that may result from its use.

Figure 18. Reference Measurement Circuit



# **APPLICATION INFORMATION (continued)**

## **Component Values for Measurement Circuit**

| PART NAME | VALUE       | PART NAME | VALUE               |
|-----------|-------------|-----------|---------------------|
| C1        | 2 p         | L1        | φ2.4 mm 4T 0.4 mm   |
| C2        | 2 p         | L2        | φ3.0 mm 8T 0.32 mm  |
| C3        | 82 p        | L3        | φ3.0 mm 2T 0.4 mm   |
| C4        | Open        | L4        | φ2.0 mm 3T 0.4 mm   |
| C5        | 2 p         | L5        | φ2.4 mm 16T 0.26 mm |
| C6        | 2 p         | L6        | φ2.4 mm 16T 0.26 mm |
| C7        | 47 p        | L7        | Open                |
| C8        | 3 p         | L8        | Open                |
| C9        | 1.5 p       |           |                     |
| C10       | 1 p         | R1        | 33 k                |
| C11       | 1 p         | R2        | 33 k                |
| C12       | 1.5 p       | R3        | 22 k                |
| C13       | 12 p        | R4        | 33 k                |
| C14       | 100 p       | R5        | 22 k                |
| C16       | 2.2 nF/50 V | R7        | 22 k                |
| C17       | 2.2 n/50 V  | R8        | 22 k                |
| C18       | 2.2 n/50 V  | R10       | 330                 |
| C20       | 2.2 n       | R11       | 330                 |
| C21       | 4.7 n       | R12       | 330                 |
| C22       | 2.2 n       | R13       | Short               |
| C23       | 0.1 μ/50 V  | R14       | Short               |
| C24       | 2.2 n/50 V  | R16       | Open                |
| C27       | 68 p        | R17       | Open                |
| C28       | Open        | R18       | 20                  |
| C29       | Open        | R19       | 20                  |
| C30       | Open        | R20       | 20                  |
| C31       | Short       |           |                     |
| C32       | Short       |           |                     |
| C33       | Open        | U1        | SN761678B           |
| C34       | 22 pF       |           |                     |
| C35       | Open        | VC1       | 1T363A              |
| C36       | 4.7 n       | VC2       | 1T363A              |
| C38       | 2.2 n       | VC3       | 1T363A              |
| C39       | 2.2 n       |           |                     |
|           |             | X1        | 4 MHz               |

## **APPLICATION INFORMATION (CONTINUED)**

**Test Circuits** 



Figure 19. Measurement Circuit of Conversion Gain 1



Figure 20. Measurement Circuit of Conversion Gain 2



Figure 21. Noise-Figure Measurement Circuit



Figure 22. 1% Cross-Modulation-Distortion Measurement Circuit



#### **TYPICAL CHARACTERISTICS**



**S-Parameter** 



#### Figure 24. VHF Input

16

## **TYPICAL CHARACTERISTICS (continued)**



Figure 26. IF Output

#### PACKAGING INFORMATION

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup>    | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------|
| SN761678BDBT     | ACTIVE                | SM8             | DBT                | 30   | 60             | TBD                        | Call TI          | Call TI                      |
| SN761678BDBTG4   | ACTIVE                | SM8             | DBT                | 30   | 60             | TBD                        | Call TI          | Call TI                      |
| SN761678BDBTR    | ACTIVE                | SM8             | DBT                | 30   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR          |
| SN761678BDBTRG4  | ACTIVE                | SM8             | DBT                | 30   | 2000           | Green (RoHS &<br>no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-153 except 44 pin package length.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated