# National Semiconductor ## TP3058, TP3059 Microprocessor Compatible COMBO® ## **General Description** The TP3058, TP3059 family consists of a $\mu$ -law and A-law monolithic PCM COMBO set utilizing the A/D and D/A conversion architecture shown in *Figure 1* and a parallel I/O microprocessor bus interface. The devices are fabricated using National's advanced double poly microCMOS process. The transmit section consists of an input gain adjust amplifier, an active RC pre-filter, and a switched-capacitor bandpass filter that rejects signals below 200 Hz and above 3400 Hz. A compressing coder samples the filtered signal and encodes it in the $\mu\text{-}225$ law or A-law PCM format. Autozero circuitry is included on-chip. The receive section consists of an expanding decoder which reconstructs the analog signal from the compressed $\mu\text{-}law$ or A-law code, and a low pass filter which corrects for the sin x/x response of the decoder output and rejects signals above 3400 Hz. The receive output is a single-ended power amplifier capable of driving low impedance loads. The TP3058 $\mu$ -law and TP3059 A-law devices are pin compatible parallel interface CODEC/filters for microprocessor and digital signal processor systems. #### **Features** - Complete CODEC and filtering system including: - Transmit high pass and low pass filtering - Receive low pass filter with sin x/x correction - Receive power amplifier - Active RC noise filters - μ-255 law COder and DECoder-TP3058 - A-law COder and DECoder-TP3059 - Internal precision voltage reference - Internal auto-zero circuitry - Meets or exceeds all LSSGR and CCITT specifications - Microprocessor interface independant of frame sync - Low operating power—typically 60 mW - Power-down standby mode—typically 3 mW - 2 loopback test modes ## **Connection Diagram** ### **Dual-In-Line Package** TL/H/8833-2 Order Number TP3058J or TP3059J See NS Package Number J22A ## **Pin Descriptions** | | acriptions _ | | | |-------------------|--------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------| | Symbol | Function | Symbol | Function | | V <sub>BB</sub> | Negative power supply pin. $V_{BB} = -5V \pm 5\%$ | CLK | The clock input for the switched-capacitor filters and CODEC. Clock frequency must be | | GNDA | Analog ground. All analog signals are referenced to this pin. | | 768 kHz, 772 kHz, 1.024 MHz or 1.28 MHz and must be synchronous with the $\mu C$ system | | VF <sub>R</sub> O | Analog output of the receive power amplifier. This output can drive a $600\Omega$ load to $\pm 2.5V$ . | FS | clock. Frame sync input, which starts a new Encode | | $V_{CGA}$ | Positive power supply voltage pin for the analog circuitry. V <sub>CCA</sub> = 5V ±5%. Must be con- | | and Decode cycle. Must occur at an 8 kHz rate to meet CCITT and LSSGR specifications. | | | nected to V <sub>CCD</sub> . | R | Input from the Microprocessor READ signal, | | DB7 | Bit 7 I/O on the data bus. The PCM LSB. | | which enables the COMBO bus drivers. May be asynchronous with FS. | | DB6 | Bit 6 I/O on the data bus. | w | Input from the Microprocessor WRITE signal, | | DB5 | Bit 5 I/O on the data bus | VV | which enables the COMBO bus receivers. May | | DB4 | Bit 4 I/O on the data bus. | | be asynchronous with FS. | | GNDD | Digital ground. All digital signals are referenced to this pin. | PCM/<br>CNTL | This control input determines whether the information on the data bus is PCM data or control | | DB3 | Bit 3 I/O on the data bus. | | data. | | DB2 | Bit 2 I/O on the data bus. | V <sub>CCD</sub> | Positive power supply pin for the bus drivers. | | DB1 | Bit 1 I/O on the data bus. | | $V_{CCD} = 5V \pm 5\%$ . Must be connected to $V_{CCA}$ . | | DB0 | Bit 0 I/O on the data bus. This is the PCM sign bit. | GS <sub>X</sub> | Analog output of the transmit input amplifier. Used to externally set gain. | | | | VF <sub>X</sub> I - | Inverting input of the transmit input amplifier. | | | | VF <sub>X</sub> I <sup>+</sup> | Non-inverting input of the transmit input amplifier. | ## **Functional Description** #### **POWER-UP** When power is first applied, power-on reset circuitry initializes the COMBO and sets it in the power-down mode. All non-essential circuits are deactivated and the data bus outputs, DB0-DB7, and receive power amplifier output, VFRO, are in high impedance states. The TP3058 and TP3059 are powered-up via a command to the control register (see Control Register Functions). This sets the device in the standby mode with all circuitry activated, but encoding and decoding do not begin until PCM READ and PCM WRITE chip selects occur. **TABLE I. Control Bit Functions** | Control Bits | | Function | | | | | | | |--------------|---------------------------------|-----------|--------------------------|--|--|--|--|--| | C0, C1 | Select Clock Frequency | | | | | | | | | | CO | Frequency | | | | | | | | | 0 | Χ | 1.024 MHz | | | | | | | | 1 | 0 | 0.768 MHz or 0.772 MHz | | | | | | | | 1 | 1 | 1.28 MHz | | | | | | | C2, C3 | Digit | al and A | Analog Loopback | | | | | | | | C2 | C3 | Mode | | | | | | | | 1 | Χ | digital loopback | | | | | | | | 0 | 1 | analog loopback | | | | | | | | 0 | 0 | normal | | | | | | | C4 | Powe | er-Dow | n/Power-Up | | | | | | | | į | | 1 = power-down | | | | | | | | | | 0 = power-up | | | | | | | C5 | TP30 | )58D | on't care (Note 1) | | | | | | | | TP3059 | | | | | | | | | | 1 = Not implemented. Do not use | | | | | | | | | | 0 : | = A-lav | wwith even bit inversion | | | | | | | C6-C7 | Don' | t Care ( | (Note 1) | | | | | | Note 1: These bits are always set to "1" when reading back the control register. #### **DATA BUS NOMENCLATURE** The order of the data bus is as follows: | Data Type | DB0 | DB7 | |--------------|----------|-----| | РСМ | Sign Bit | LSB | | Control Data | C0 | C7 | #### MICROPROCESSOR WRITING THE BUS The microprocessor may write to either the Control Register or PCM Receive Register by first setting up the PCM/CNTL address bit during a WRITE cycle. A CNTL WRITE may take place at any time without restriction, during either the powered-up or powered-down state. A PCM WRITE cycle normally occurs once per frame, and may occur any time in the frame except during the FS falling edge. PCM data is held in a register and will not update the DAC until the next FS pulse starts a new decoding cycle. #### MICROPROCESSOR READING THE BUS The microprocessor may read either the Control Register, to verify the status of the device, or the PCM Transmit Register. Selection is again by means of the PCM/CNTL address input. A CNTL READ may take place at any time without restriction, during either the powered-up or powered-down state. A PCM READ cycle normally occurs once per frame, and may occur any time in the frame except during the FS falling edge. #### **COMBO TIMING** The CLK input signal provides timing for the encode and decode logic and the switched-capacitor filters. It must be one of the frequencies listed in Table I and must be correctly selected by control bits C0 and C1. FS is a sync input which starts both the Encode and Decode cycles. It must be an integer sub-multiple of CLK, and must occur at an 8 kHz rate to meet CCITT and LSSGR transmission specifications. #### **CONTROL REGISTER FUNCTIONS** Writing to the control register (see Table I) allows the user to set the various operating states of the TP3058 and TP3059. The control register can also be read back via the data bus to verify the current operating mode of the device. #### 1. CLK Select Since one of three distinct clock frequencies may be used, the actual frequency must be known by the device for proper operation of the switched-capacitor filters. This is achieved by writing control register bits C0 and C1, normally in the same WRITE cycle that powers-up the device, and before any PCM data transfers take place. #### 2. Digital Lookback In order to establish that a valid path has been selected through a network, it is sometimes desirable to be able to send data through the network to its destination, then loop it back through the network return path to the originating source where the data can be verified. This loop-back function can be performed in the TP3058 and TP3059 by setting control register bit C2 to 1. With C2 set, the PCM data in the receive register will be written back onto the data bus during the next PCM WRITE cycle. In the digital loopback mode, the receive section is set to an idle channel condition in order to maintain a low impedance termination at VFRO. #### 3. Analog Loopback In the analog loopback mode, the transmit filter input is switched from the gain adjust amplifier to the receive power amplifier output, forming a unity-gain loop from the receive register back to the transmit register. This mode is entered by setting control register bits C2 to 0 and C3 to 1. The receive power amplifier continues to drive the load in this mode. #### 4. Power-Down/Power-Up The TP3058, TP3059 may be put in the power-down mode by setting control register bit C4 to 1. Conversely, setting bit C4 to 0 powers-up the device. ## Functional Description (Continued) #### TRANSMIT FILTER AND ENCODE SECTION The transmit section input is an operational amplifier with provision for gain adjustment using two external resistors, see Figure 2. The low noise and wide bandwidth allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of a 2nd order RC active pre-filter, followed by an 8th order switched-capacitor bandpass filter clocked at 256 kHz. The output of this filter directly drives the encoder sample-and-hold circuit. The A/D is of companding type according to $\mu\text{-}255$ law (TP3058) or A-law (TP3059) coding schemes. A precision voltage reference is trimmed in manufacturing to provide an input overload (tMAX) of nominally 2.5V peak (see table of Transmission Characteristics). Any offset voltage due to the filters or comparator is cancelled by sign bit integration in the auto-zero circuit. The total encoding delay referenced to a frame sync input select will be approximately 165 $\mu s$ (due to the transmit filter) plus 125 $\mu s$ (due to encoding delay), which totals 290 $\mu s$ . #### TRANSMIT GAIN ADJUSTMENT Figure 2 shows the connections for setting the Transmit input amplifier in non-inverting mode. Gains in excess of 20 dB can be obtained with this amplifier without significantly impairing the transmission performance of the device. TL/H/8833-3 Non-inverting transmit gain = $20 \log_{10} \left( \frac{R1 + R2}{R2} \right)$ Set gain to provide peak overload level = $t_{\text{MAX}}$ at GS<sub>X</sub> (see Transmission Characteristics) #### FIGURE 2. Transmit Gain Adjustment #### **DECODER AND RECEIVE FILTER SECTION** The receive section consists of an expanding DAC which drives a 5th order switched-capacitor low pass filter clocked at 256 kHz. The decoder is of A-law (TP3059) or $\mu$ -law (TP3058) coding law and the 5th order low pass filter corrects for the sin x/x attenuation due to the 8 kHz sample/ hold. The filter is then followed by a 2nd order RC active post-filter. The power amplifier output stage is capable of driving a $600\Omega$ load to a level of 7.2 dBm. The receive section has unity-gain. Each decoding cycle begins just prior to a $\overline{\text{FS}}$ pulse. The total decoder delay is 110 $\mu\text{s}$ (filter delay) plus 62.5 $\mu\text{s}$ (½ frame), which gives approximately 170 $\mu\text{s}$ , relative to the $\overline{\text{FS}}$ pulse following the microprocessor PCM WRITE cycle. #### **RECEIVE GAIN ADJUSTMENT** Receive gain adjustments with a high impedance load can be implemented with a simple 2-resistor potentiometer. Gain adjustments requiring matching to a transformer should use the equations given in the Applications section. Maximum output power = 7.2 dBm total, 4.2 dBm to the load. TL/H/8833-8 See Applications information for attenuator design guide. FIGURE 3. Receive Gain Adjustment ## **Absolute Maximum Ratings** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. GNDD to GNDA ± 0.3V V<sub>CCA</sub> or V<sub>CCD</sub> to GNDD or GNDA 7V V<sub>BB</sub> to GNDD or GNDA -7V Voltage at Any Analog Input or Output Valtage at Any Digital $V_{CC}$ + 0.3V to $V_{BB}$ - 0.3V Voltage at Any Digital Input or Output $V_{CC} + 0.3V$ to GNDD -0.3V Operating Temperature Range -25°C to +125°C Storage Temperature Range -65°C to +150°C 300°C Lead Temp. (Soldering, 10 sec.) ESD rating is to be determined. ### **Electrical Characteristics** Unless otherwise noted: $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5V \pm 5\%$ , GNDD = GNDA = 0V, $T_A = 0^{\circ}C$ to $70^{\circ}C$ ; typical characteristics specified at nominal supply voltages, $T_A = 25^{\circ}C$ ; all digital signals are referenced to GNDD, all analog signals are referenced to GNDA. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ ; $T_A = 0^{\circ}C$ to $70^{\circ}C$ by correlation with 100% electrical testing at $T_A = 25^{\circ}C$ . All other limits are assured by correlation with other production tests and/or product design characterizations. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------|-------|------|-----|-------| | DIGITAL IN | TERFACE | | | | | | | V <sub>IL</sub> | Input Low Voltage | | | | 0.6 | V | | $V_{iH}$ | Input High Voltage | | 2.2 | | | ٧ | | V <sub>OL</sub> | Output Low Voltage | DB0-DB7, $I_L = 2.5 \text{ mA}$ | | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | DB0-DB7, $I_{H} = 2.5 \text{ mA}$ | 2.4 | | | ٧ | | I <sub>IL</sub> | Input Low Current | $GNDD \le V_{IN} \le V_{IL}$ | -3 | | 3 | μΑ | | I <sub>IH</sub> | Input High Current | V <sub>IH</sub> ≤ V <sub>IN</sub> ≤ V <sub>CC</sub> | -3 | | 3 | μΑ | | loz | Output Current in High Impedance State (TRI-STATE®) | DB0-DB7, GNDD $\leq V_{O} \leq V_{CC}$ | -3 | | 3 | μΑ | | ANALOG II | NTERFACE WITH TRANSMIT INPUT | AMPLIFIER | | | | | | I <sub>I</sub> XA | Input Leakage Current | $-2.5V \le V \le +2.5V$ , VF <sub>X</sub> I <sup>+</sup> or VF <sub>X</sub> I <sup>-</sup> | -200 | | 200 | nΑ | | R <sub>i</sub> XA | Input Resistance | $-2.5V \le V \le +2.5V$ , VF <sub>X</sub> I + or VF <sub>X</sub> I - | 10 | | | МΩ | | R <sub>O</sub> XA | Output Resistance, GS <sub>X</sub> | Closed Loop, Unity Gain | | 1 | 3 | Ω | | R <sub>L</sub> XA | Load Resistance, GS <sub>X</sub> | | 10 | | | kΩ | | C <sub>L</sub> XA | Load Capacitance, GS <sub>X</sub> | | | | 50 | рF | | V <sub>O</sub> XA | Output Dynamic Range, GS <sub>X</sub> | $R_L = 10 \text{ k}\Omega$ | -2.8 | | 2.8 | ٧ | | A <sub>V</sub> XA | Voltage Gain | VF <sub>X</sub> I+ to GS <sub>X</sub> | 5000 | | | V/V | | F <sub>U</sub> XA | Unity-Gain Bandwidth | | 1 | 2 | | MHz | | V <sub>OS</sub> XA | Offset Voltage | | -20 | | 20 | m۷ | | V <sub>CM</sub> XA | Common-Mode Voltage | CMRRXA > 60 dB | - 2.5 | | 2.5 | ٧ | | CMRRXA | Common-Mode Rejection Ratio | DC Test | 60 | | | dB | | PSRRXA | Power Supply Rejection Ratio | DC Test | 60 | | | ₫B | | RECEIVE P | OWER AMPLIFIER | | | | | | | R <sub>O</sub> RF | Output Resistance, VF <sub>R</sub> O | | | 1 | 3 | Ω | | RLRF | Load Resistance | $VF_{RO} = \pm 2.5V$ | 600 | | | Ω | | CLRF | Load Capacitance | | | | 50 | рF | | VOSRO | Output DC Offset Voltage | | -200 | | 200 | mV | | POWER DI | SSIPATION | | | | | | | Icco | Power-Down Current | No Load (Note †) | | 0.5 | 1.5 | mA | | I <sub>BB0</sub> | Power-Down Current | No Load (Note †) | | 0.05 | 0.3 | mA | | I <sub>CC1</sub> | Active Current | No Load | | 6.0 | 9.0 | mA | | I <sub>BB1</sub> | Active Current | No Load | | 6.0 | 9.0 | mA | $<sup>\</sup>dagger$ $I_{\text{CC0}}$ and $I_{\text{BB0}}$ are measured after first achieving a power-up state. ## **Timing Specifications** Unless otherwise noted, $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ , GNDA = 0V, $T_A = 0^{\circ}$ C to $70^{\circ}$ C; typical characteristics specified at $V_{CCA} = V_{CCD} = 5.0V$ , $V_{BB} = -5.0V$ , $T_A = 25^{\circ}$ C; all signals are referenced to GNDA. Timing specifications are measured at $V_{OH} = 2.0V$ and $V_{OL} = 0.7V$ . Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0V \pm 5\%$ , $V_{BB} = -5.0V \pm 5\%$ ; $T_A = 0^{\circ}$ C to $70^{\circ}$ C by correlation with 100% electrical testing at $T_A = 25^{\circ}$ C. All other limits are assured by correlation with other production tests and/or product design characterizations. See Definitions and Timing Conventions for test methods information. | Symbol | Parameter | Conditions | Min | Max | Units | |-------------------|----------------------------------|-------------------------|-----|-----|----------| | t <sub>PC</sub> | Period of Clock | | 760 | | ns | | twcH | Width of Clock High | | 330 | | ns | | twcL | Width of Clock Low | | 330 | | ns | | t <sub>RC</sub> | Rise Time of Clock | | | 50 | ns | | t <sub>FC</sub> | Fall Time of Clock | | | 50 | ns | | t <sub>WFL</sub> | Width of FS Low | | 200 | 100 | ns<br>μs | | t <sub>HFR</sub> | Hold Time, FS Low to R | PCM READ Only | 100 | | ns | | tsrf | Set-Up Time, R Low to FS | PCM READ Only | 100 | | ns | | t <sub>HFW</sub> | Hold Time, FS Low to W | PCM WRITE Only | 100 | | ns | | tswF | Set-Up Time, W Low to FS | PCM WRITE Only | 100 | | ns | | twr | Width of R High | | 75 | | ns | | twwH | Width of W High | | 125 | | ns | | t <sub>DRD</sub> | Delay Time, R to Data Valid | C <sub>L</sub> = 100 pF | | 65 | ns | | tzrd | Float Delay, R Low to DB High-Z | | 0 | 80 | ns | | tsow | Set-Up Time, DB to W Low | | 75 | | ns | | t <sub>HWD</sub> | Hold Time, W Low to DB | | 25 | | ns | | t <sub>SPWR</sub> | Set-Up Time, PCM/CNTL to R or W | | 20 | | ns | | t <sub>HWRP</sub> | Hold-Time, W or R to PCM/CNTL | | 100 | | ns | | t <sub>HCF</sub> | Hold-Time, FS Low after CLK High | | 100 | | ns | | t <sub>SFC</sub> | Set-Up Time, FS High to CLK High | | 100 | | ns | | tpfs | Period of FS (Note 4) | CLK = 1.024 MHz | 70 | | μs | ## **Timing Diagram** TL/H/8833-4 ## **Transmission Characteristics** Unless otherwise specified: $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ , $V_{CCA} = V_{CCD} = 5\text{V} \pm 5\%$ , $V_{BB} = -5\text{V} \pm 5\%$ , GNDD = GNDA = 0V, f = 1.02 kHz, $V_{IN} = 0$ dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CCA} = V_{CCD} = 5.0\text{V} \pm 5\%$ and $V_{BB} = -5.0\text{V} \pm 5\%$ ; $T_A = 0^{\circ}\text{C}$ to $70^{\circ}\text{C}$ by correlation with 100% testing at $T_A = 25^{\circ}\text{C}$ . All other limits are assured by correlation with production tests and/or product design and characterization. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|------------------|-------------------------------------------------------------|----------------------------------| | AMPLITU | JDE RESPONSE | | | | | | | | Absolute Levels 0 dBm0 | Nominal 0 dBm0 Level is 4 dBm<br>(600Ω)<br>TP3058<br>TP3059 | | 1.2276<br>1.2276 | | Vrms<br>Vrms | | t <sub>MAX</sub> | Maximum Overload Level | TP3058 (+3.17 dBm0)<br>TP3059 (+3.14 dBm0) | | 2.501<br>2.492 | | V <sub>PK</sub> | | G <sub>XA</sub> | Transmit Gain, Absolute | $T_A = 25^{\circ}\text{C}$ , $V_{CCA} = V_{CCD} = 5.0\text{V}$ , $V_{BB} = -5.0\text{V}$<br>Input at $GS_X = 0$ dBm0 at 1020 Hz | -0.15 | | 0.15 | dB | | G <sub>XH</sub> | Transmit Gain,<br>Relative to G <sub>XA</sub> | f = 16 Hz<br>f = 50 Hz<br>f = 60 Hz<br>f = 200 Hz<br>f = 300 Hz-3000 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz<br>f = 4600 Hz and Up, Measure<br>Response from 0 Hz to 4000 Hz | - 1.8<br>-0.15<br>-0.35<br>-0.7 | | -40<br>-30<br>-26<br>-0.1<br>0.15<br>0.1<br>0<br>-14<br>-32 | dB<br>dB<br>dB<br>dB<br>dB<br>dB | | G <sub>XAT</sub> | Absolute Transmit Gain<br>Variation with Temperature | Relative to G <sub>XA</sub> | -0.1 | | 0.1 | dB | | G <sub>XAV</sub> | Absolute Transmit Gain Variation with Supply Voltage | Relative to G <sub>XA</sub> | -0.05 | | 0.05 | dB | | G <sub>XRL</sub> | Transmit Gain Variation with Level | Sinusoidal Test Method Reference Level = $-10 \text{ dBm0}$ VF <sub>X</sub> I <sup>+</sup> = $-40 \text{ dBm0}$ to $+3 \text{ dBm0}$ VF <sub>X</sub> I <sup>+</sup> = $-50 \text{ dBm0}$ to $-40 \text{ dBm0}$ VF <sub>X</sub> I <sup>+</sup> = $-55 \text{ dBm0}$ to $-50 \text{ dBm0}$ | -0.2<br>-0.4<br>1.2 | | 0.2<br>0.4<br>1.2 | dB<br>dB | | G <sub>RA</sub> | Receive Gain, Absolute | T <sub>A</sub> = 25°C, V <sub>CCA</sub> = V <sub>CCD</sub> = 5V, V <sub>BB</sub> = -5V<br>Input = Digital Code Sequence for<br>0 dBm0 Signal at 1020 Hz | -0.15 | | 0.15 | dB | | G <sub>RR</sub> | Receive Gain,<br>Relative to G <sub>RA</sub> | f = 0 Hz to 3000 Hz<br>f = 3300 Hz<br>f = 3400 Hz<br>f = 4000 Hz | -0.15<br>-0.35<br>-0.7 | | 0.15<br>0.05<br>0<br>-14 | dB<br>dB<br>dB | | G <sub>RAT</sub> | Absolute Receive Gain<br>Variation with Temperature | Relative to G <sub>RA</sub> | -0.1 | | 0.1 | dB | | G <sub>RAV</sub> | Absolute Receive Gain<br>Variation with Supply Voltage | Relative to G <sub>RA</sub> | -0.05 | | 0.05 | dB | | G <sub>RRL</sub> | Receive Gain Variation with Level | Sinusoidal Test Method; Reference Input PCM Code Corresponds to an Ideally Encoded PCM Level = -40 dBm0 to +3 dBm0 = -50 dBm0 to -40 dBm0 = -55 dBm0 to -50 dBm0 | -0.2<br>-0.4<br>-1.2 | | 0.2<br>0.4<br>1.2 | dB<br>dB | | V <sub>RO</sub> | Receive Output Drive Level | $R_L = 600\Omega$ | -2.5 | | 2.5 | v | ## **Transmission Characteristics (Continued)** Unless otherwise specified: $T_A$ =0°C to 70°C, $V_{CCA}$ = $V_{CCD}$ =5V $\pm$ 5%, $V_{BB}$ =-5V $\pm$ 5%, GNDD=GNDA=0V, f = 1.02 kHz, $V_{IN}$ =0 dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CCA}$ = $V_{CCD}$ =5.0V $\pm$ 5% and $V_{BB}$ =-5.0V $\pm$ 5%; $T_A$ =0°C to 70°C by correlation with 100% testing at $T_A$ = 25°C. All other limits are assured by correlation with production tests and/or product design and characterization. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----|-------------------|-----------------| | ENVELOP | E DELAY DISTORTION WITH FREQUE | ICY | | | | | | D <sub>XA</sub> | Transmit Delay, Absolute | f = 1600 Hz | | 290 | 315 | μs | | D <sub>XR</sub> Transmit Delay, Relative to D <sub>XA</sub> | | f = 500 Hz-600 Hz | | 195 | 220 | μs | | | | f = 600 Hz-800 Hz | | 120 | 145 | μs | | | | f = 800 Hz-1000 Hz | | 50 | 75 | μs | | | | f = 1000 Hz-1600 Hz | | 20 | 40 | μs | | | | f = 1600 Hz-2600 Hz | | 55 | 75 | μs | | | | f = 2600 Hz-2800 Hz | | 80 | 105 | μs | | _ | | f = 2800 Hz-3000 Hz | ļ | 130 | 155 | μs | | D <sub>RA</sub> | Receive Delay, Absolute | f = 1600 Hz | L | 180 | 200 | μs | | D <sub>RR</sub> | Receive Delay, Relative to D <sub>RA</sub> | f = 500 Hz-1000 Hz | -40 | -25 | | μs | | | | f = 1000 Hz-1600 Hz | -30 | -20 | | μs | | | | f = 1600 Hz-2600 Hz | | 70 | 90 | μs | | | | f = 2600 Hz-2800 Hz | | 100 | 125 | μs | | | | f = 2800 Hz-3000 Hz | | 145 | 175 | μs | | NOISE | | | 1 | | | <del></del> | | N <sub>XC</sub> | Transmit Noise, C Message Weighted | TP3058, (Note 1) | | 12 | 15 | dBrnC0 | | N <sub>XP</sub> | Transmit Noise, P Message Weighted | TP3059, (Note 1) | | -74 | -69 | dBm0p | | N <sub>RC</sub> | Receive Noise, C Message Weighted | TP3058, PCM Code Equals Alternating Positive and Negative Zero | | 8 | 11 | dBrnC0 | | N <sub>RP</sub> | Receive Noise, P Message Weighted | TP3059, PCM Code Equals Positive Zero | | -82 | -79 | dBm0p | | N <sub>RS</sub> | Noise, Single Frequency | f = 0 kHz to 100 kHz, Loop Around<br>Measurement, VF <sub>X</sub> I $^+ = 0$ V | | | -53 | dBm0 | | PPSRX | Positive Power Supply<br>Rejection, Transmit | $V_{CCA} = V_{CCD} = 5.0 V_{DC} + 100 \text{ mVrms}$<br>f = 0 kHz-50 kHz (Note 2) | 40 | | | dBC | | NPSRX | Negative Power Supply<br>Rejection, Transmit | $V_{BB} = -5.0 V_{DC} + 100 \text{ mVrms}$<br>f = 0 kHz-50 kHz (Note 2) | 40 | | | dBC | | PPSR <sub>R</sub> | Positive Power Supply<br>Rejection, Receive | PCM Code Equals Positive Zero for TP3058 and TP3059 $V_{CC} = 5.0 \ V_{DC} + 100 \ mVrms$ $f = 0 \ Hz - 4000 \ Hz$ $f = 4 \ kHz - 25 \ kHz$ $f = 25 \ kHz - 50 \ kHz$ | 40<br>40<br>36 | | | dBC<br>dB<br>dB | | NPSR <sub>R</sub> | Negative Power Supply<br>Rejection, Receive | PCM Code Equals Positive Zero for TP3058 and TP3059 $V_{BB} = -5.0 V_{DC} + 100 \text{mVrms}$ $f = 0 \text{Hz} - 4000 \text{Hz}$ $f = 4 \text{kHz} - 25 \text{kHz}$ $f = 25 \text{kHz} - 50 \text{kHz}$ | 40<br>40<br>36 | | | dBC<br>dB<br>dB | | SOS | Spurious Out-of-Band Signals at the Channel Output | 0 dBm0, 300 Hz-3400 Hz Input Applied to VF <sub>X</sub> I+, Measure Individual Image Signals at VF <sub>R</sub> O 4600 Hz-7600 Hz 7600 Hz-8400 Hz 8400 Hz-100,000 Hz | | | -32<br>-40<br>-32 | dB<br>dB<br>dB | ## Transmission Characteristics (Continued) (All Devices) Unless otherwise specified: $T_A$ = 0°C to 70°C, $V_{CCA}$ = $V_{CCD}$ = 5V $\pm$ 5%, $V_{BB}$ = -5V $\pm$ 5%, GNDD = GNDA = 0V, f = 1.02 kHz, $V_{IN}$ = 0 dBm0, transmit input amplifier connected for unity-gain non-inverting. Limits printed in **BOLD** characters are guaranteed for $V_{CC}$ = 5.0V $\pm$ 5% and $V_{BB}$ = -5.0V $\pm$ 5%; $T_A$ = 0°C to 70°C by correlation with 100% testing at $T_A$ = 25°C. All other limits are assured by correlation with production tests and/or product design and characterization. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |--------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------|-----|-----|----------------------------| | DISTORTIC | )N | | | | | | | STD <sub>X</sub><br>STD <sub>R</sub> | Signal to Total Distortion<br>Transmit or Receive<br>Half-Channel | Sinusoidal Test Method (Note 3) Level = 3.0 dBm0 = 0 dBm0 to -30 dBm0 = -40 dBm0 XMT RCV = -55 dBm0 XMT RCV | 33<br>36<br>29<br>30<br>14<br>15 | | | dB<br>dB<br>dB<br>dB<br>dB | | SFD <sub>X</sub> | Single Frequency Distortion,<br>Transmit | | | | -46 | dB | | SFDR | Single Frequency Distortion,<br>Receive | | | | -46 | dB | | IMD | Intermodulation Distortion | $VF_XI^+ = -4 \text{ dBm0 to } -21 \text{ dBm0},$<br>Two Frequencies in the Range<br>300 Hz-3400 Hz | | | -41 | dB | | CROSSTA | LK | | | | | · | | CT <sub>X-R</sub> | Transmit to Receive Crosstalk<br>0 dBm0 Transmit Level | f = 300 Hz-3000 Hz at 0 dBm0 Transmission Level Steady PCM Receive Code | | -90 | -70 | dB | | CT <sub>R-X</sub> | Receive to Transmit Crosstalk 0 dBm0 Receive Level | f = 300 Hz-3000 Hz at 0dBm0 Transmit Level (Note 2) | | -90 | -70 | dB | Note 1: Measured by extrapolation from the distortion test result. At -50 dBm0 Note 2: $CT_{R-X}$ , PPSR $_X$ , and NPSR $_X$ are measured with a -50 dBm0 activation signal applied at $VF_XI^+$ . Note 3: Using C message weighted filter. Note 4: Must be 125 $\mu s$ to meet CCITT and LSSGR specifications. #### **Encoding Format At Data Bus Output** | | | TP3058<br>μ-Law | | | | | | | | | TP3<br>A-La | w, C | | | | | |--------------------------------|-----|-----------------|--------|--------|---|--------|---|--------|--------|---|-------------|--------|--------|--------|--------|--------| | | MS | В | | | | | L | .SB | MS | • | | | | | | LSB | | V <sub>IN</sub> = + Full-Scale | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | | $V_{IN} = 0V$ | 1 0 | 1<br>1 | 1<br>1 | 1<br>1 | 1 | 1<br>1 | 1 | 1<br>1 | 1<br>0 | 1 | 0 | 1<br>1 | 0<br>0 | 1<br>1 | 0<br>0 | 1<br>1 | | V <sub>IN</sub> = - Full-Scale | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | ## Applications Information #### **POWER SUPPLIES** While the pins of the TP3058/9 family are well protected against electrical misuse, however, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used. GNDA and GNDD MUST be connected together adjacent to each COMBO, not on the connector or backplane wiring. All ground connections to each device should meet at a common point as close as possible to the GNDA pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. 0.1 $\mu$ F supply decoupling capacitors should be connected from this common ground point to V<sub>CCA</sub> and V<sub>BB</sub>. For best performance, the ground point of each COMBO on a card should be connected to a common card ground in star formation, rather than via a ground bus. This common ground point should be decoupled to $V_{CC}$ and $V_{BB}$ with 10 $\mu\text{F}$ capacitors. The positive power supply to the bus drivers, $V_{CCD}$ , is provided on a separate pin from the positive supply for the COMBO circuits to minimize noise injection when driving the bus. $V_{CCA}$ and $V_{CCD}$ MUST be connected together close to the COMBO at the point where the 0.1 $\mu F$ decoupling capacitor is connected. Application Note AN370 provides further guidance on board layout techniques. #### **RECEIVE GAIN ADJUSTMENT** For applications where a TP3050 family CODEC/filter receive output must drive a $600\Omega$ load, but a peak swing lower than $\pm 2.5 V$ is required, the receive gain can be easily adjusted by inserting a matched T-pad or $\pi$ -pad at the output as shown in *Figure 4*. Table II lists the required resistor values for $600\Omega$ terminations. As these are generally non-standard values, the equations can be used to compute the attenuation of the closest practical set of resistors. It may be necessary to use unequal values for the R1 or R4 arms of the attenuators to achieve a precise attenuation. Generally it is tolerable to allow a small deviation of the input impedance from nominal while still maintaining a good return loss. For example a 30 dB return loss against $600\Omega$ is obtained if the output impedance of the attenuator is in the range $282\Omega$ to $319\Omega$ (assuming a perfect transformer). TL/H/8833-5 $$\begin{aligned} \text{R1} &= \text{Z1}\left(\frac{N^2+1}{N^2-1}\right) - 2\sqrt{\text{Z1Z2}}\left(\frac{N}{N^2-1}\right) \\ \text{R2} &= 2\sqrt{\text{Z1Z2}}\left(\frac{N}{N^2-1}\right) \\ \text{Where:} \quad \text{N} &= \sqrt{\frac{\text{POWER IN}}{\text{POWER OUT}}} \\ \text{and} \\ \text{S} &= \sqrt{\frac{Z1}{Z2}} \end{aligned}$$ π-Pad Attenuator Where $Z_{SC}$ = Impedance with short circuit termination and $Z_{OC}$ = Impedance with open circuit termination TL/H/8833~6 $$R3 = \sqrt{\frac{Z1Z2}{2}} \left( \frac{N^2 - 1}{N} \right)$$ $$R4 = Z1 \left( \frac{N^2 - 1}{N^2 - 2NS + 1} \right)$$ FIGURE 4. Receive Gain Adjustment for Matched Loads ## **Applications Information (Continued)** TABLE II. Attenuator Tables for Z1 = Z2 = 300 $\Omega$ (All Values in $\Omega$ ) | dB | R1 | R2 | R3 | R4 | |-----|------|------|------|-------| | 0.1 | 1.7 | 26k | 3.5 | 52k | | 0.2 | 3.5 | 13k | 6.9 | 26k | | 0.3 | 5.2 | 8.7k | 10.4 | 17.4k | | 0.4 | 6.9 | 6.5k | 13.8 | 13k | | 0.5 | 8.5 | 5.2k | 17.3 | 10.5k | | 0.6 | 10.4 | 4.4k | 21.3 | 8.7k | | 0.7 | 12.1 | 3.7k | 24.2 | 7.5k | | 0.8 | 13.8 | 3.3k | 27.7 | 6.5k | | 0.9 | 15.5 | 2.9k | 31.1 | 5.8k | | 1.0 | 17.3 | 2.6k | 34.6 | 5.2k | | 2 | 34.4 | 1.3k | 70 | 2.6k | | 3 | 51.3 | 850 | 107 | 1.8k | | 4 | 68 | 650 | 144 | 1.3k | | 5 | 84 | 494 | 183 | 1.1k | | 6 | 100 | 402 | 224 | 900 | TABLE II. Attenuator Tables for Z1 = Z2 = 300 $\Omega$ (All Values in $\Omega$ ) (Continued) | dB | R1 | R2 | R3 | R4 | |----|-----|-----|-------|-----| | 7 | 115 | 380 | 269 | 785 | | 8 | 379 | 284 | 317 | 698 | | 9 | 143 | 244 | 370 | 630 | | 10 | 156 | 211 | 427 | 527 | | 11 | 168 | 184 | 490 | 535 | | 12 | 180 | 161 | 550 | 500 | | 13 | 190 | 142 | 635 | 473 | | 14 | 200 | 125 | 720 | 450 | | 15 | 210 | 110 | 816 | 430 | | 16 | 218 | 98 | 924 | 413 | | 18 | 233 | 77 | 1.17k | 386 | | 20 | 246 | 61 | 1.5k | 366 | ## **Typical Application** Figure 5 shows a typical application of the TP3058/9 with a microprocessor having non-multiplexed address and data ports. The COMBO clocks, CLK and FS, are derived from a crystal-controlled counter chain. The 8 kHz FS signal is also used as an Interrupt to the processor, prompting it to generate a PCM READ and PCM WRITE cycle sometime during the next frame period. TL/H/8833-7