

TPS65120, TPS65121, TPS65123, TPS65124

SLVS531-JUNE 2004

## SINGLE-INDUCTOR QUADRUPLE-OUTPUT TFT LCD POWER SUPPLY

## FEATURES

- Main Output, V<sub>MAIN</sub>
  - Adjustable Voltage, 3.0 V to 5.6 V/25 mA
  - Post-Regulated for Low Ripple (5mV<sub>PP</sub>)
  - ±0.8% Typical Accuracy
  - Efficiency up to 83%
- Positive Output, V<sub>GH</sub>
  - Adjustable Voltage up to 20 V/2 mA
  - ±3% Typical Accuracy
- Negative Output, V<sub>GL</sub>
  - Adjustable Voltage down to -18 V/2 mA
  - $-\pm$  3% Typical Accuracy
- Auxiliary 1.8 V/3.3 V Linear Regulator

- Automatic or Programmable Power Sequencing
- Complete 1 mm Component Profile Solution
- 2.5 V to 5.5 V Input Voltage Range
- Output Short Circuit Protected
- 16-Pin QFN Package (3 × 3 × 0,9 mm)

#### APPLICATIONS

- Small Form Factor a-Si and LTPS TFT LCD
- Cell Phones, Smart Phones
- PDAs, Pocket PCs
- Portable DVD
- Digital-Still Cameras, Camcorders
- Handheld Instruments
- Portable GPS
- Car Navigation Systems

## DESCRIPTION

The TPS6512x DC-DC converter supplies all three voltages required by amorphous-silicon (a-Si) and low-temperature poly-silicon (LTPS) TFT-LCD displays. The compact layout of the TPS6512x uses a single inductor to generate independently-regulated positive and negative outputs. A free-running variable peak current PWM control scheme time-multiplexes the inductor between outputs. This control architecture operates at a pseudo-fixed-frequency to provide fast response to line and load transients while maintaining a relatively constant switching frequency and high efficiency over a wide range of input and output voltages. Due to the high switching frequency capability of the device, inexpensive and ultra-thin 8.2 or 10 µH inductors can be used.

The main output,  $V_{MAIN}$ , is post-regulated to provide a low-ripple source drive voltage for the LCD display. The auxiliary outputs generate a boosted output voltage,  $V_{GH}$ , up to 20 V, and a negative output voltage,  $V_{GL}$ , down to -18 V for the LCD gate drive. The device has internal current limiting for high reliability under fault conditions. Additionally, the device offers a fixed output linear regulator for the LCD logic circuitry.



Figure 1. Typical Application

Figure 2. Core Converter Efficiency

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A



## TPS65120, TPS65121, TPS65123, TPS65124





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### **ORDERING INFORMATION**

| T <sub>A</sub> | INTEGRATED<br>LINEAR REGULATOR | POWER SEQUENCING              | PACKAGE             | PART NUMBER <sup>(1)</sup> | PACKAGE<br>MARKING |
|----------------|--------------------------------|-------------------------------|---------------------|----------------------------|--------------------|
|                | Fixed 3.3V output voltage      | Automatic Power-Up/Down       | $3 \times 3$ QFN-16 | TPS65120RGT                | BKA                |
|                | Fixed 1.8V output voltage      | Automatic Power-Up/Down       | $3 \times 3$ QFN-16 | TPS65121RGT                | BKB                |
| -40 to 85°C    | NO                             | Automatic Power-Up/Down       | $3 \times 3$ QFN-16 | TPS65123RGT                | BKC                |
|                | NO                             | Programmable<br>Power-Up/Down | 3 × 3 QFN-16        | TPS65124RGT                | BKD                |

(1) The xyz package is available in tape and reel. Add R suffix (xyzR) to order quantities of TBD parts. Add T suffix (xyzT) to order quantities of 250 parts.

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                              |                                    | UNIT                                       |
|--------------------------------------------------------------|------------------------------------|--------------------------------------------|
|                                                              | VIN                                | -0.3 V to +6 V                             |
| Input voltage <sup>(2)</sup>                                 | SWN                                | $V_{\rm IN}$ - 24 V to $V_{\rm IN}$ +0.3 V |
|                                                              | SWP                                | - 0.3 V to +23 V                           |
|                                                              | VGH                                | - 0.3 V to +21 V                           |
| Voltage <sup>(2)</sup>                                       | VMAIN, LDOIN, LDOOUT, ENVGL, ENVGH | - 0.3 V to +6 V                            |
|                                                              | BOOT                               | - 0.3 V to +6.2 V                          |
| Input voltage at GATE, EN, R                                 | UN <sup>(2)</sup>                  | -0.3 V to V <sub>IN</sub> + 0.3 V          |
| Power dissipation                                            |                                    | Internally limited                         |
| Operating temperature range                                  |                                    | -40°C to 85°C                              |
| Maximum operating junction temperature, T <sub>J</sub> (max) |                                    | 135°C                                      |
| Storage temperature range                                    |                                    | 65°C to 150°C                              |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

#### **DISSIPATION RATINGS**<sup>(1)</sup>

| PACKAGE R <sub>0JA</sub> |        | DERATING FACTOR ABOVE T <sub>A</sub> = 25°C |  |  |
|--------------------------|--------|---------------------------------------------|--|--|
| RGT                      | 68°C/W | 15mW/°C                                     |  |  |

(1) Maximum power dissipation is a function of  $T_J(max)$ ,  $\theta_{JA}$  and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = [T_J(max)-T_A]/\theta_{JA}$ .

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 3.6 V, EN = RUN =  $V_{IN}$ , L = 10 µH, T<sub>A</sub> = -40°C to 85°C, typical values are at T<sub>A</sub> = 25°C (unless otherwise noted)

| PARAMETER             |                                                                                | TEST CONDITIONS                                                                                                                                                                                                                                                                                     | MIN | TYP  | MAX  | UNIT  |  |
|-----------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|-------|--|
| CONVERT               | ER STAGE                                                                       |                                                                                                                                                                                                                                                                                                     |     |      |      |       |  |
| V <sub>IN</sub>       | Input voltage for full load operation                                          | $ \begin{array}{l} R_{L\_MAIN}{\geq} 330 \; \Omega \; at \; V_{MAIN} = 5 \; V, \\ R_{L\_VGH}{\geq} 12 \; k\Omega \; at \; V_{GH} = 12 \; V, \\ R_{L\_VGL}{\geq} 12 \; k\Omega \; at \; V_{GL} = -12 \; V, \\ V_{LDOIN}{=} \; GND, \; T_{A} = -40^\circ C \; to \; 85^\circ C \end{array} $          | 2.7 |      | 5.5  | V     |  |
| * IN                  | Minimum input voltage for start-up                                             | $ \begin{array}{l} R_{L\_MAIN}{\geq} 660 \ \Omega \ \text{at} \ V_{MAIN} = 5 \ V, \\ R_{L\_VGH}{\geq} 24 \ k\Omega \ \text{at} \ V_{GH} = 12 \ V, \\ R_{L\_VGL}{\geq} 24 \ k\Omega \ \text{at} \ V_{GL} = -12 \ V, \\ V_{LDOIN} = GND, \ T_{A} = -20^\circ C \ \text{to} \ 85^\circ C \end{array} $ | 2.5 |      |      | V     |  |
| f                     | Switching frequency                                                            | $R_{L\_MAIN} = 250 \Omega \text{ at } V_{MAIN} = 5 V$<br>$V_{LDOIN} = ENVGH = ENVGL = GND$                                                                                                                                                                                                          |     | 4.0  |      | MHz   |  |
| P                     | Output power on V <sub>GH</sub>                                                | V <sub>IN</sub> ≥ 2.7 V                                                                                                                                                                                                                                                                             | 35  |      |      | mW    |  |
| P <sub>GH</sub>       |                                                                                | V <sub>IN</sub> ≥ 2.5 V                                                                                                                                                                                                                                                                             | 15  |      |      | 11100 |  |
| P <sub>GL</sub>       | Output power on V <sub>GI</sub>                                                | V <sub>IN</sub> ≥ 2.7 V                                                                                                                                                                                                                                                                             | 35  |      |      | mW    |  |
| ' GL                  | Cuthat hower on v <sub>GL</sub>                                                | V <sub>IN</sub> ≥ 2.5 V                                                                                                                                                                                                                                                                             | 15  |      |      | 11100 |  |
|                       | Total output power on<br>V <sub>BOOT</sub> + V <sub>GH</sub> + V <sub>GL</sub> | $V_{IN} \ge 2.5 V$                                                                                                                                                                                                                                                                                  | 60  |      |      |       |  |
| P                     |                                                                                | $V_{IN} \ge 2.7 V$                                                                                                                                                                                                                                                                                  | 120 |      |      | mW    |  |
| P <sub>TOT</sub>      |                                                                                | $V_{IN} \ge 3 V$                                                                                                                                                                                                                                                                                    | 150 |      |      | mvv   |  |
|                       |                                                                                | V <sub>IN</sub> ≥ 4.5 V                                                                                                                                                                                                                                                                             | 250 |      |      |       |  |
| η                     | Power efficiency                                                               |                                                                                                                                                                                                                                                                                                     |     | 83%  |      |       |  |
| I <sub>LIM</sub>      | P-MOS1 current limit                                                           | $2.7 \text{ V} \le \text{V}_{IN} \le 5.5 \text{ V}$                                                                                                                                                                                                                                                 |     | 150  | 200  | mA    |  |
| I <sub>START-UP</sub> | P-MOS1 start-up current limit                                                  | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}$                                                                                                                                                                                                                                        |     | 65   |      | mA    |  |
|                       | P-MOS1 switch on-resistance                                                    | $V_{IN} = V_{GS} = 3.6 \text{ V}$                                                                                                                                                                                                                                                                   |     | 2.5  | 4.3  | Ω     |  |
|                       |                                                                                | $V_{IN} = V_{GS} = 2.5 V$                                                                                                                                                                                                                                                                           |     | 3.8  | 6.9  | 52    |  |
| -                     |                                                                                | $V_{BOOT} = V_{GS} = 3.7 V$                                                                                                                                                                                                                                                                         |     | 1.9  | 3.5  | Ω     |  |
| r <sub>DS(ON)</sub>   | N-MOS1 switch on-resistance                                                    | $V_{BOOT} = V_{GS} = 5 V$                                                                                                                                                                                                                                                                           |     | 1.4  | 2.3  | 52    |  |
|                       | P-MOS1 leakage current                                                         | $V_{DS} = 6 V$                                                                                                                                                                                                                                                                                      |     | 0.01 | 1    | μA    |  |
|                       | N-MOS1 leakage current                                                         | V <sub>DS</sub> = 0 V                                                                                                                                                                                                                                                                               |     | 0.01 | 1    | μΑ    |  |
|                       | N-MOS2 + P-MOS2 forward voltage drop                                           | $V_{GS} = V_{BOOT} = 5.5 \text{ V}, V_{SWP} = 2 \text{ V},$<br>$I_{BOOT} = I_D = 50 \text{ mA}$                                                                                                                                                                                                     |     | 400  | 600  | mV    |  |
|                       | N-MOS3 + D1 forward voltage drop                                               | $V_{GS} = V_{BOOT} = 5.5 \text{ V}, V_{SWP} = 2 \text{ V},$<br>$I_{GH} = I_D = 50 \text{ mA}$                                                                                                                                                                                                       |     | 900  | 1100 | mV    |  |
| CONVERT               | ER SUPPLY CURRENT                                                              |                                                                                                                                                                                                                                                                                                     |     |      |      |       |  |
|                       | Quiescent current into VIN                                                     | $I_{MAIN} = I_{GH} = I_{GL} = 0 \text{ mA},$                                                                                                                                                                                                                                                        |     | 140  | 170  |       |  |
|                       | Quiescent current into BOOT                                                    | $V_{GH} = +15 \text{ V}, V_{GL} = -15 \text{ V}, V_{MAIN} = 5 \text{ V}, V_{FBH} = V_{FBM} = +1.5 \text{ V},$                                                                                                                                                                                       |     | 30   | 60   |       |  |
| I <sub>Q</sub>        | Quiescent current into VGH                                                     | $V_{FBL} = -0.2 \text{ V}, V_{FBH} = V_{FBM} = 11.3 \text{ V},$ $V_{FBL} = -0.2 \text{ V}, V_{BOOT} = 5.25 \text{ V},$ $V_{LDOIN} = \text{GND}, \text{ EN} = \text{RUN} = V_{IN},$ $T_A = 25^{\circ}\text{C}$                                                                                       |     | 0.1  | 1    | μA    |  |
| I <sub>SD</sub>       | Shutdown current                                                               | T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                               |     | 0.1  | 1    | μA    |  |

# TPS65120, TPS65121, TPS65123, TPS65124





## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 3.6 V, EN = RUN =  $V_{IN}$ , L = 10 µH, T<sub>A</sub> = -40°C to 85°C, typical values are at T<sub>A</sub> = 25°C (unless otherwise noted)

| PARAMETER              |                                                 | TEST CONDITIONS                                                                                                         | MIN                   | TYP   | MAX   | UNIT              |  |
|------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------|-------|-------|-------------------|--|
| MAIN OUT               | PUT                                             |                                                                                                                         |                       |       |       |                   |  |
| V <sub>MAIN</sub>      | Main output voltage range                       |                                                                                                                         | 3.0                   |       | 5.6   | V                 |  |
|                        |                                                 | V <sub>MAIN</sub> ≤ 5.3 V                                                                                               | 25                    |       |       |                   |  |
| MAIN                   | Maximum main output current                     | V <sub>MAIN</sub> ≥ 5.3 V                                                                                               | 7.5                   |       |       | mA                |  |
| M                      | Foodbook regulation valtage                     | 2.7 V $\leq$ V <sub>IN</sub> $\leq$ 5.5 V, 100 µA $\leq$ I <sub>MAIN</sub> $\leq$ 25 mA, T <sub>A</sub> = -20°C to 50°C | 1.203                 | 1.213 | 1.223 | V                 |  |
| V <sub>FBM</sub>       | Feedback regulation voltage                     | $\begin{array}{l} 2.7 \ V \leq V_{IN} \leq 5.5 \ V, \\ 0 \ mA \leq I_{MAIN} \leq 25 \ mA \end{array}$                   | 1.195                 | 1.213 | 1.231 | V                 |  |
| I <sub>FBM</sub>       | Feedback input bias current                     | V <sub>FBM</sub> = V <sub>REF</sub>                                                                                     |                       | 0.01  | 0.1   | μA                |  |
|                        | Load regulation                                 | $I_{MAIN} = 0$ to 25 mA, $V_{MAIN} = 5$ V                                                                               |                       | 0.006 |       | %/mA              |  |
|                        | Minimum dropout voltage                         | I <sub>MAIN</sub> = 10 mA                                                                                               |                       | 130   |       | mV                |  |
|                        | Main output voltage ripple                      | I <sub>MAIN</sub> = 10 mA                                                                                               |                       | 5     |       | mV <sub>P-P</sub> |  |
| I <sub>SC_MAIN</sub>   | Short-circuit current limit                     | V <sub>BOOT</sub> = 5.5 V                                                                                               |                       |       | 50    | mA                |  |
| R <sub>DIS_VMAIN</sub> | Discharge resistor for power-down se-<br>quence |                                                                                                                         |                       | 10    |       | kΩ                |  |
| VGH OUTP               | UT                                              |                                                                                                                         |                       |       |       |                   |  |
| V <sub>GH</sub>        | V <sub>GH</sub> output voltage range            |                                                                                                                         | V <sub>IN</sub> + 0.5 |       | 20    | V                 |  |
| I <sub>GH</sub>        | Maximum DC output current                       |                                                                                                                         |                       |       | 6     | mA                |  |
|                        | V <sub>GH</sub> precharge resistor              |                                                                                                                         |                       | 1     |       | kΩ                |  |
| V <sub>FBH</sub>       | Feedback regulation voltage                     | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}, 0 \text{ mA} \leq \text{I}_{\text{GH}} \leq 2 \text{ mA}$  | 1.177                 | 1.213 | 1.249 | V                 |  |
| I <sub>FBH</sub>       | Feedback input bias current                     | V <sub>FBH</sub> = 0 V                                                                                                  |                       | 0.01  | 0.1   | μA                |  |
|                        | Load regulation                                 | $I_{GH} = 0$ to 2 mA, $V_{GH} = 15$ V                                                                                   |                       | -0.11 |       | %/mA              |  |
|                        | Line regulation                                 | $V_{IN} = 2.7$ V to 5.5 V, $I_{GH} = 100 \ \mu A$                                                                       |                       | 0.01  |       | %/V               |  |
|                        | V <sub>GH</sub> output voltage ripple           | 200 µA load, V <sub>GH</sub> = 15 V,<br>C <sub>OUT</sub> = 220 nF, C <sub>FF</sub> = 10 pF                              |                       | 20    |       | mV                |  |
| R <sub>DIS_VGH</sub>   | Discharge resistor for power-down se-<br>quence |                                                                                                                         |                       | 10    |       | kΩ                |  |
| VGL OUTP               | UT                                              |                                                                                                                         |                       |       |       |                   |  |
| V <sub>GL</sub>        | V <sub>GL</sub> Output voltage range            |                                                                                                                         | -18                   |       | -2.5  | V                 |  |
| I <sub>GL</sub>        | Maximum DC output current                       |                                                                                                                         |                       |       | 6     | mA                |  |
| V <sub>FBL</sub>       | Feedback regulation voltage                     | $2.7 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V}, 0 \text{ mA} \leq \text{I}_{\text{GL}} \leq 2 \text{ mA}$  | -0.036                | 0     | 0.036 | V                 |  |
| I <sub>FBL</sub>       | Feedback input bias current                     | V <sub>FBL</sub> = 0 V                                                                                                  |                       | 0.01  | 0.1   | μA                |  |
|                        | Load regulation                                 | $I_{GL} = 0$ to 2 mA, $V_{GL} = -15$ V                                                                                  |                       | 0.13  |       | %/mA              |  |
|                        | Line regulation                                 | $V_{IN} = 2.7 \text{ V to } 5.5 \text{ V}, I_{GL} = 100 \mu\text{A}$                                                    |                       | 0.1   |       | %/V               |  |
|                        | V <sub>GL</sub> output voltage ripple           | 200 μA load, V <sub>GL</sub> = -15 V,<br>C <sub>OUT</sub> = 220 nF                                                      |                       | 20    |       | mV                |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $V_{IN}$  = 3.6 V, EN = RUN =  $V_{IN}$ , L = 10 µH, T<sub>A</sub> = -40°C to 85°C, typical values are at T<sub>A</sub> = 25°C (unless otherwise noted)

|                     | PARAMETER                          | TEST CONDITIONS                                                                                                                                                | MIN | TYP   | MAX                        | UNIT |
|---------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|----------------------------|------|
| LINEAR R            | EGULATOR STAGE - AUXILIARY OUTP    | UT                                                                                                                                                             |     |       |                            |      |
| V <sub>LDOIN</sub>  | Input voltage range                |                                                                                                                                                                | 2.5 |       | 5.8                        | V    |
| V <sub>LDOOUT</sub> | Output voltage range               |                                                                                                                                                                | 1.8 |       | V <sub>LDOIN</sub><br>-0.5 | V    |
| ILDOOUT             | Maximum output current             |                                                                                                                                                                | 20  |       |                            | mA   |
| I <sub>SC_LDO</sub> | Short-circuit current limit        | V <sub>LDOOUT</sub> = 0 V                                                                                                                                      |     |       | 50                         | mA   |
|                     | Minimum dropout voltage            | I <sub>LDOOUT</sub> = 10 mA                                                                                                                                    |     |       | 400                        | mV   |
|                     | Total accuracy                     | $\begin{array}{l} 2.5 \text{ V} \leq \text{V}_{\text{LDOIN}} \leq 5.5 \text{ V}, \\ 0 \text{ mA} \leq \text{I}_{\text{LDOOUT}} \leq 20 \text{ mA} \end{array}$ |     |       | ±3%                        |      |
|                     | Load regulation                    | I <sub>LDOOUT</sub> = 0 to 20 mA                                                                                                                               |     | 0.006 |                            | %/mA |
|                     | Line regulation                    | $V_{LDOIN} = V_{LDOOUT} + 0.5 V \text{ (min 2.5 V)}$<br>to 5.5 V, $I_{LDOOUT} = 20 \text{ mA}$                                                                 |     | 0.013 |                            | %/V  |
| I <sub>Q_LDO</sub>  | Linear regulator quiescent current | $V_{LDOIN} = V_{LDOOUT} + 0.4 V \text{ (min 2.5 V)},$<br>$T_A = 25^{\circ}C$                                                                                   |     | 11    | 20                         | μA   |
| I <sub>SD_LDO</sub> | Linear regulator shutdown current  | GATE = VIN                                                                                                                                                     |     | 0.2   | 1                          | μA   |
| GATE DR             | IVER                               | · · · · · ·                                                                                                                                                    |     |       |                            |      |
|                     | Gate output pull-down resistance   | V <sub>GATE</sub> < 500 mV                                                                                                                                     |     | 100   |                            | kΩ   |
|                     | Gate output pull-up resistance     |                                                                                                                                                                |     | 100   |                            | kΩ   |
| V <sub>IH</sub>     | High level input voltage           |                                                                                                                                                                | 1.4 |       |                            | V    |
| V <sub>IL</sub>     | Low level input voltage            |                                                                                                                                                                |     |       | 0.4                        | V    |
| UNDERVO             | DLTAGE LOCKOUT                     |                                                                                                                                                                |     |       |                            |      |
| V <sub>UVLO</sub>   | Undervoltage lockout threshold     | V <sub>IN</sub> falling                                                                                                                                        |     | 2.15  | 2.3                        | V    |
| LOGIC SI            | GNALS EN, RUN, ENVGL, ENVGH        |                                                                                                                                                                |     |       |                            |      |
| V <sub>IH</sub>     | High level input voltage           |                                                                                                                                                                | 1.4 |       |                            | V    |
| V <sub>IL</sub>     | Low level input voltage            |                                                                                                                                                                |     |       | 0.4                        | V    |
|                     | Logio input lookogo ourrent        | ENVGL, ENVGH = $V_{IN}$ or GND (TPS65124)                                                                                                                      |     | 0.01  | 0.1                        |      |
| I <sub>LKG</sub>    | Logic input leakage current        | EN, RUN = $V_{IN}$                                                                                                                                             |     | 0.01  | 0.1                        | μA   |
|                     | EN, RUN pin pull-down resistance   | EN, RUN ≤ 0.4 v                                                                                                                                                |     | 100   |                            | kΩ   |



#### **PIN ASSIGNMENTS**







#### **TERMINAL FUNCTIONS**

| TERMINAL |         | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                      |
|----------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME     | NO.     | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                      |
| VIN      | 15      | I   | This is the input voltage pin of the device.                                                                                                                                                                                                                                     |
| GATE     | 16      | I/O | This pin can either be the gate driver output to an external small P-Channel MOSFET (see application section), or an active high control input. Pulling GATE above the 1.4 V logic-high level and RUN to a logic-low level disables the integrated active power-down sequencing. |
| RUN      | 2       | Ι   | RUN controls the external P-Channel MOSFET. This pin must be terminated and not be left floating. Forcing this pin to a logic-high level turns on the external MOSFET switch.                                                                                                    |
| EN       | 1       | I   | This is the enable pin of the multiple-output dc-to-dc converter. This pin must be terminated and not be left floating. A simultaneous logic-high level on EN and RUN enables the converter and a logic-low shuts down the device.                                               |
| SWN      | 14      | I/O | Connect the inductor to this pin. This pin is connected to the source of the high-side MOSFET switch.                                                                                                                                                                            |
| SWP      | 13      | I/O | Connect the inductor to this pin. This pin is connected to the drain of the low-side MOSFET switch.                                                                                                                                                                              |
| PGND     | 12      | 0   | Power ground. Connect to AGND underneath the IC.                                                                                                                                                                                                                                 |
| VGH      | 10      | 0   | Positive output                                                                                                                                                                                                                                                                  |
| воот     | 11      | 0   | Provides a bootstrapped supply for the rectifier MOSFET driver, enabling the gate of the MOSFET to be driven above the output voltage.                                                                                                                                           |
| VMAIN    | 8       | Ι   | Main output                                                                                                                                                                                                                                                                      |
| FBH      | 9       | Ι   | Feedback pin for the positive output voltage divider. Regulates to 1.213 V nominal.                                                                                                                                                                                              |
| FBL      | 5       | Ι   | Feedback pin for the negative output voltage divider. Regulates to 0 V nominal. Connect feedback resistor divider between VGL and main output.                                                                                                                                   |
| FBM      | 6       | I   | Feedback pin for the main output voltage divider. Regulates to 1.213V nominal.                                                                                                                                                                                                   |
| AGND     | 7, 3, 4 |     | Analog ground. Connect to power ground (PGND) underneath IC. Pins 3 and 4 are only used for AGND in TPS65123.                                                                                                                                                                    |
| LDOIN    | 3       | I   | Auxiliary linear regulator input. If this pin is connected to GND, the voltage regulator is disabled (TPS65120/1/2). The low-dropout series-pass regulator (LDO) is enabled according to the GATE signal timing.                                                                 |
| LDOOUT   | 4       | 0   | Auxiliary linear regulator output (TPS65120/1/2).                                                                                                                                                                                                                                |
| ENVGL    | 3       | Ι   | Enable pin for negative output (TPS65124). This pin should be terminated and not be left floating.                                                                                                                                                                               |
| ENVGH    | 4       | Ι   | Enable pin for positive output (TPS65124). This pin should be terminated and not be left floating.                                                                                                                                                                               |

SLVS531-JUNE 2004



FUNCTIONAL BLOCK DIAGRAM - TPS65120/1/2/3

# TPS65120, TPS65121, TPS65123, TPS65124













 $C_X = X5R/X7R$ 

#### **TYPICAL CHARACTERISTICS**

#### **Table of Graphs**

|                                   |                                          |                  | FIGURE |
|-----------------------------------|------------------------------------------|------------------|--------|
| η                                 | Core converter efficiency                | vs Load current  | 3      |
|                                   |                                          | vs Input voltage | 4      |
|                                   | Main output efficiency                   | vs Load current  | 5      |
|                                   |                                          | vs Input voltage | 6      |
| V <sub>MAIN</sub>                 | Output ripple voltage                    |                  | 7      |
|                                   | DC output voltage                        | vs Load current  | 8      |
|                                   | Load transient response                  |                  | 9      |
| V <sub>GH</sub> , V <sub>GL</sub> | Positive, negative output ripple voltage |                  | 10, 11 |
| V <sub>GH</sub>                   | DC output voltage                        | vs Load current  | 12     |
| V <sub>GL</sub>                   | DC output voltage                        | vs Load current  | 13     |
| f <sub>s</sub>                    | Switching frequency                      | vs Load current  | 14     |
| l <sub>Q</sub>                    | No load quiescent current                | vs Input voltage | 15     |
|                                   | Power-Up Sequencing (TPS65120)           |                  | 16     |
|                                   | Power-Down Sequencing (TPS65120)         |                  | 17     |

















Figure 15.

Figure 16.



#### DETAILED DESCRIPTION

The standard application circuit (Figure 1) of the TPS65120 is a complete power supply for TFT LCD displays. The circuit generates four independent supplies for the source driver ( $V_{MAIN}$ ), the gate drivers ( $V_{GH}$ ,  $V_{GL}$ ) and a logic supply for the timing controller. The input voltage range is from 2.5 V to 5.5 V.

The TPS65120/1/2 contains a high-performance switching regulator and two low-dropout linear regulators (LDOs). One of the LDOs generates  $V_{MAIN}$  and the other powers the logic inside the panel. The TPS65123 includes only one linear regulator to provide the main output with low ripple voltage and can be set from 3.0 V to 5.3 V with an external resistor voltage divider. The TPS65124 integrates programmable power sequencing for highest flexibility.

#### OPERATION

The TPS6512x generates both positive and negative supply voltages using a single inductor. It alternates between acting as a step-up converter and an inverting converter on a cycle-by-cycle basis. All output voltages are independently regulated.

A free-running, variable-peak-current PWM control scheme is used to time-multiplex the inductor between BOOT,  $V_{GH}$ , and  $V_{GL}$  outputs. This inherently-stable control architecture operates at a pseudo fixed frequency, providing fast response to line and load transients while maintaining a relatively constant switching frequency and high efficiency over a wide range of input and output voltages.

During the first cycle of operation, internal switches N-MOS1 and P-MOS1 are turned on. SWN connects to VIN, SWP pulls to ground and the inductor current rises. Once the inductor current reaches the DC current limit ( $I_{LIM}$ ) of 150 mA (typ) the internal control logic can either turn off N-MOS1 or P-MOS1 to service the requesting output. Depending on the required output power, the converter starts another cycle or enters a pulse-skipping modulation scheme to increase efficiency under light loads. The current into the SWN pin measures the inductor current. The TPS6512x controls the inductor current to regulate BOOT,  $V_{GH}$ , and  $V_{GL}$  output voltages.

To achieve low ripple voltage and high accuracy, the main output ( $V_{MAIN}$ ) is post-regulated by an integrated LDO. This LDO regulator regulates energy from the BOOT output down to 5.3 V (max). To achieve the highest efficiency, the BOOT voltage is regulated to minimize the dropout voltage across the LDO to approximately  $V_{MAIN}$  + 0.5 V.

In addition, the VMAIN, VGH, VGL outputs are monitored for fault conditions that last longer than the fault-timer period of 100 µs (typ). The device goes into a latched shutdown state in case of a fault condition.

#### Soft Start

The TPS6512x has an internal soft-start circuit that limits the inrush current during startup. This prevents possible voltage drops of the input voltage in case the battery or a high impedance power source is connected to the input of the device.

The device powers up by precharging the BOOT output capacitor to VIN. During the precharge phase, the current through the rectifying switch N-MOS2 is limited. This also limits the output current under short-circuit conditions on the BOOT output. To ensure proper startup of the device, the BOOT output must be left unloaded during the precharge phase.

After the precharge phase, the converter operates with an I<sub>START-UP</sub> current limit of 65 mA (typ), then increases gradually to the full current limit of 150 mA (typ).

#### Undervoltage Lockout

To ensure that the input voltage is high enough for reliable operation, the TPS6512x includes an under-voltage lockout (UVLO) circuit. The UVLO threshold at the VIN pin is 2.15 V (typ) falling and 2.25 V (typ) rising. The 100 mV (typ) hysteresis prevents supply transients from causing restarts.

Once the input voltage exceeds the UVLO rising threshold, the controller can enable the reference voltage and precharges BOOT. When the input voltage falls below the UVLO falling threshold, the controller turns off the reference and all the regulator outputs, and pulls GATE high with an internal 100 k $\Omega$  resistor to turn off P1 (Figure 18).

#### **DETAILED DESCRIPTION (continued)**

#### Enable and Power Sequencing (TPS65120/1/2/3)

To correctly power up most TFT panels, the gate-drive supplies must be sequenced such that the negative supply ( $V_{GL}$ ) powers up before the positive supply ( $V_{GH}$ ). The TPS65120/1/2/3 controls this sequence through an enable pin.

Once RUN is high, the TPS65120/1/2/3 turns on the external P-channel MOSFET P1 (see Figure 18) by pulling GATE low. GATE is pulled down with a 100 k $\Omega$  resistor. The DC/DC converter then starts, enabling the BOOT output.

Pulling the enable pin (EN) high enables the MAIN output. When the output voltage  $V_{MAIN}$  has reached 90% of its nominal value, the negative output enables.  $V_{GH}$  is delayed until the negative voltage has reached 90% of its nominal value.

Pulling the RUN pin low shuts down the device. Power-down sequencing starts by switching off V<sub>GH</sub> and V<sub>GL</sub>.

The V<sub>GH</sub> output capacitor is actively discharged by an internal resistor while V<sub>GL</sub> is only discharged by its feedback voltage divider. The required time to discharge the output capacitor at V<sub>GL</sub> output depends on the load current. Once V<sub>FBL</sub> has reached 1.2 V (typ) the main output is turned off followed by the output voltage V<sub>LOGIC</sub>. This sequence is shown in Figure 19.

When no power sequencing is required on the digital supply voltage ( $V_{LOGIC}$ ), tie EN and RUN signals together and GATE can be connected to a logic-high level to disable the power-down sequencer. Each output turns off depending upon load current and output capacitance.







Figure 19. TPS65120/1/2/3 Power Sequence



#### **DETAILED DESCRIPTION (continued)**

#### Enable and Power Sequencing (TPS65124)

The TPS65124 controls the power sequencing of  $V_{LOGIC}$ ,  $V_{MAIN}$ ,  $V_{GH}$  and  $V_{GL}$  with four separate enable pins. These pins must be terminated and not be left floating to prevent instability.

Once RUN is pulled high and the input voltage on VIN exceeds the rising input UVLO threshold, the reference is turned on and the external P-channel MOSFET P1 (see Figure 20) is switched on by pulling GATE low. The GATE is pulled down with a 100 k $\Omega$  resistor. The DC/DC converter then starts up, enabling the BOOT output.

Pulling enable pin high (EN) powers on the MAIN output. This power sequencing must occur before the gate voltages are enabled. Conversely  $V_{GL}$  and  $V_{GH}$  output voltages must be turned off by pulling ENVGL and ENVGH inputs to ground before the MAIN output is switch off.

To clamp the V<sub>GL</sub>output near zero when the MAIN output is still on, an external diode (D2) can be used. In some applications this diode may already be implemented in the display.



#### Fault Protection

All TPS6512x outputs are protected against a short circuit to ground. During steady-state operation, if the output  $V_{MAIN}$ ,  $V_{GH}$  or  $V_{GL}$  falls below its fault detection threshold the device simultaneously turns off all three outputs. Once  $V_{MAIN}$  comes down to 700 mV typ, the GATE output is pulled to  $V_{IN}$ , the auxiliary LDO (TPS65120/1/2) is disabled and the device enters a shutdown state.

The auxiliary LDO present in TPS65120/1/2 has an integrated current foldback circuit for reliable short-circuit protection.

The device can be enabled again by toggling the enable pins (RUN, EN) below 0.4 V or by cycling the input voltage below the UVLO falling threshold (2.15 V typ).



#### **APPLICATION INFORMATION**

#### **OUTPUT POWER CAPABILITY**

The first step in the design procedure is to calculate the maximum output current for each output under certain input and output voltage conditions. The TPS6512x uses time-multiplex operation to share the inductive storage element between BOOT, VGH and VGL outputs. To avoid complex calculations it is recommended to use the specified output-power data from the electrical characteristics table to determine the maximum output-power capability.

The following example shows how to proceed for given requirements:

- Input Voltage = 3.0 V
- MAIN Output = 5.0 V @ 10 mA
- VGH output = 12 V @ 500 μA
- VGL output = -12 V @ 300 µA

1. Calculate Maximum Output Power on VGH Output

 $P_{GH} = V_{GH} \times I_{GH}$ 

2. Calculate Maximum Output Power on VGL Output

$$P_{GL} = |V_{GL}| \times I_{GL}$$

3. Calculate Maximum Output Power on BOOT Output

$$\begin{split} P_{BOOT} &= P_{MAIN} \times \eta_{LDO\_MAIN} \approx \frac{V_{MAIN}^{2}}{V_{MAIN} + 0.5} \times I_{MAIN} \quad \text{ for } V_{IN} < V_{MAIN} + 0.5 \\ P_{BOOT} &= P_{MAIN} \times \eta_{LDO\_MAIN} \approx \frac{V_{MAIN}^{2}}{V_{IN}} \times I_{MAIN} \quad \text{ for } V_{IN} > V_{MAIN} \end{split}$$

#### 4. Maximum Output Power Verification

The electrical characteristics table states that for  $V_{IN} > 3.0$  V, the maximum power on VGH and VGL outputs must be lower than 35 mW each. Furthermore, the total output power ( $P_{BOOT} + P_{GH} + P_{GL}$ ) must be lower than 150 mW.

In our design example,  $P_{GH} = 6 \text{ mW}$ ,  $P_{GL} = 3.6 \text{ mW}$ , and  $P_{BOOT} = 55 \text{ mW}$ . Since these numbers are well below the specified values, we can conclude that TPS6512x can reasonably power such a display.

#### SETTING THE OUTPUT VOLTAGE

The output voltages are defined as shown in Figure 22.

$$V_{MAIN} = V_{FBM} \times \frac{R5 + R6}{R6}$$

with an internal reference voltage  $V_{FBM}$  typical = 1.213V.

$$V_{GH} = V_{FBH} \times \frac{R1 + R2}{R2}$$

with an internal reference voltage  $V_{FBH}$  typical = 1.213V.

$$\left|V_{GL}\right| = V_{MAIN} \times \frac{R3}{R4}$$

To minimize the operating quiescent current, set R2, R4 and R6 in the range 100 k $\Omega$  to 300 k $\Omega$ . Great care should be taken to route the FBx lines away from noise sources such as the inductor or the SWN and SWP lines.

A feed-forward capacitor across the upper feedback resistor (R1, R3) on VGH and VGL outputs can be used to provide more overdrive for the error comparator. This feed-forward capacitor helps to reduce the output ripple voltage. A good starting value is 10 pF.



#### **APPLICATION INFORMATION (continued)**

The larger the feed-forward capacitor the worse the load regulation of the device. Therefore, when concern for load regulation is paramount, select a capacitor value as small as possible. Another possibility to further reduce ripple voltage on VGH and VGL outputs is to increase output-capacitor values (C2, C3).



Figure 22. Typical Application

#### **INDUCTOR SELECTION**

Since the control scheme of the TPS6512x device is inherently stable, the inductor value does not affect the stability of the converter. To operate the TPS6512x properly at full performance, choose inductors in the range  $8.2 \,\mu$ H to  $10 \,\mu$ H.

The selection of the inductor is primarily based on the required output power. The variable peak current PWM control scheme used in TPS6512x automatically adapts the peak inductor current (between 65mA typ. and 150mA typ.) depending on output power and input voltage.

At moderate loads, the converter typically operates with a peak inductor current in the range of 65mA to 100mA, allowing the use of inductors in the 0603 case size. In order not to saturate the inductor when operating at a higher output power, select an inductor with a higher saturation-current rating.

The inductor series in Table 1 from various suppliers have been used with the TPS6512x converter.

| MANUFACTURER | SERIES     | DIMENSIONS                             |
|--------------|------------|----------------------------------------|
|              | LQ LB1608  | 1.6 x 0.8 x 0.8 = 1.02 mm <sup>3</sup> |
| TAIYO YUDEN  | LQ CB2012  | 2.0 x 1.2 x 1.2 = 2.88 mm <sup>3</sup> |
|              | LQ CBL2012 | 2.0 x 1.2 x 1.0 = 2.40 mm <sup>3</sup> |
| ТДК          | GLF1608    | 1.6 x 0.8 x 0.8 = 1.02 mm <sup>3</sup> |
| IDK          | GLF2012    | 2.0 x 1.2 x 1.2 = 2.88 mm <sup>3</sup> |

Table 1. List of Inductors

#### DIODE SELECTION

To achieve high efficiency, use a Schottky diode. The voltage rating must be higher than the input voltage plus the absolute value of the negative output. The current rating of the diode must meet the converter peak inductor-current rating when servicing the VGL output. The main parameter affecting the efficiency of the converter is the forward voltage and the reverse leakage current of the diode, both should be as low as possible.

The following diodes from different suppliers listed in Table 2 have been used with the TPS6512x converter.

| MANUFACTURER | REFERENCE | REVERSE VOLTAGE |
|--------------|-----------|-----------------|
| ROHM         | RB521G-30 | 30 V            |
| VISHAY       | BAT54-HT3 | 30 V            |
| ZETEX        | ZUMD54    | 30 V            |

#### Table 2. List of Diodes

#### CAPACITOR SELECTION

The TPS65120 converter requires six capacitors. The input capacitor is primarily a function of the board layout. In designs with long traces, for good input filtering, we recommend a ceramic input capacitor (X5R/X7R type) of at least 1  $\mu$ F placed as close as possible to the converter.

To operate properly, the TPS6512x requires a bootstrap capacitor of 1  $\mu$ F (or larger) on the BOOT output. Additionally the minimum BOOT capacitance must be larger than two times the capacitor value connected to the MAIN and AUXILIARY LDO outputs (in case LDO AUX is connected to the BOOT output).

The TPS6512x peak-current control scheme is inherently stable. The filtering capacitors on VGH and VGL outputs are basically determined as a function of the required current and permissible ripple voltage. For small form-factor TFT-LCD applications, typical values in the range of 100 nF to 1  $\mu$ F are usually required. A good starting point is 220 nF. For high output power on VGH and VGL outputs, the capacitance may need to approach 2  $\mu$ F.

For stable operation, TPS6512x requires a 220-nF ceramic capacitor on the MAIN and AUXILIARY LDO outputs. Larger capacitor values can be used to achieve lower output-voltage noise without sacrificing stability.

In general, ceramic X5R types are strongly recommended for their low ESR and ESL and capacitance-versus-bias-voltage stability. Be certain that the capacitors used are rated for the maximum voltage with adequate safety margin.

### LAYOUT CONSIDERATIONS

As for all switching power supplies, the layout is an important step in the design. If the layout is not carefully done, the regulator could become unstable, displaying double or missing pulses as well as EMI problems. Therefore, use wide, short traces for the main current paths. Route these traces first.

Place the input capacitor as close as possible to the IC pins as well as the inductor and output capacitors. Place the inductor and diode as close as possible to the switch pins to minimize noise coupling into other circuits.

Use a common ground node for power ground and a different one for control ground (AGND) to minimize the effects of ground noise. Connect these ground nodes together (star point) at any place close to one of the ground pins of the IC and make sure that small-signal components returning to the AGND pin do not share the switching-current paths.

Feedback pins and divider networks are high-impedance nodes and should therefore be routed away from the inductor and shielded with a ground plane or trace to minimize noise coupling into the control loop.



### **APPLICATION EXAMPLES**







Figure 24.  $V_{GL} \rightarrow V_{MAIN}$  Power Down-Sequencing Threshold Shifting



Negative LDO = TPS723xx series

Figure 25. Additonal Negative Gate Driver Voltage







Figure 27. Dual Output Tracking Regulator with High Accuracy Reference Voltage



External LDO = TPS792xx series Ext. LDO nominal output voltage setting recommended at 1% lower than VMAIN.

Figure 28. Boosting Main Output Current,  $I_{MAIN} > 25mA$ 

## **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. Quad Flatpack, No-leads (QFN) package configuration.
- D. The package thermal performance may be enhanced by bonding the thermal die pad to an external thermal plane.
- E. Falls within JEDEC MO-220.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address:

Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2004, Texas Instruments Incorporated