16K X20C17 2K x 8 Bit # High Speed AUTOSTORE™ NOVRAM ### **FEATURES** - 24-Pin Standard SRAM DIP Pinout - Fast Access Time: 35ns, 45ns, 55ns - High Reliability - Endurance: 1,000,000 Nonvolatile Store Operations - -Retention: 100 Years Minimum - AUTOSTORE™ NOVRAM - Automatically Stores SRAM Data Into the E<sup>2</sup>PROM Array When V<sub>CC</sub> Low Threshold is Detected - —E<sup>2</sup>PROM Data Automatically Recalled Into RAM Upon Power-up - Low Power CMOS - -Standby: 250μA - Infinite E<sup>2</sup>PROM Array Recall, and RAM Read and Write Cycles ### **DESCRIPTION** The Xicor X20C17 is a 2K x 8 NOVRAM featuring a high-speed static RAM overlaid bit-for-bit with a nonvolatile electrically erasable PROM (E²PROM) and the AUTOSTORE feature which automatically saves the RAM contents to E²PROM at power-down. The X20C17 is fabricated with advanced CMOS floating gate technology to achieve high speed with low power and wide power-supply margin. The X20C17 features a compatible JEDEC approved byte-wide memory pinout for industry standard SRAMs. The NOVRAM design allows data to be easily transferred from RAM to E<sup>2</sup>PROM (store) and E<sup>2</sup>PROM to RAM (recall). The store operation is completed in 2.5ms or less. An automatic array recall operation reloads the contents of the E<sup>2</sup>PROM into RAM upon power-up. Xicor NOVRAMS are designed for unlimited write operations to RAM, either from the host or recalls from $E^2PROM$ , and a minimum 1,000,000 store operations to the $E^2PROM$ . Data retention is specified to be greater than 100 years. ### **PIN CONFIGURATION** 2015 ILL F02.1 #### PIN DESCRIPTIONS ## Addresses (A<sub>0</sub>-A<sub>10</sub>) The Address inputs select an 8-bit memory location during a read or write operation. ## Chip Enable (CE) The Chip Enable input must be LOW to enable all read/write operations. When $\overline{\text{CE}}$ is HIGH, power consumption is reduced. ## Output Enable (OE) The Output Enable input controls the data output buffers and is used to initiate read and recall operations. Output Enable LOW disables a store operation regardless of the state of $\overline{CE}$ , $\overline{WE}$ . ## Data In/Data Out (I/O<sub>0</sub>-I/O<sub>7</sub>) Data is written to or read from the X20C17 through the I/O pins. The I/O pins are placed in the high impedance state when either $\overline{CE}$ or $\overline{OE}$ is HIGH. ## Write Enable (WE) The Write Enable input controls the writing of data to the static RAM. ## **PIN NAMES** | Symbol | Description | |------------------------------------|-------------------| | A0-A10 | Address Inputs | | I/O <sub>0</sub> –I/O <sub>7</sub> | Data Input/Output | | WE | Write Enable | | CE | Chip Enable | | ŌĒ | Output Enable | | Vcc | +5V | | Vss | Ground | 2015 PGM T01 ### **FUNCTIONAL DIAGRAM** #### **DEVICE OPERATION** The $\overline{\text{CE}}$ , $\overline{\text{OE}}$ , and $\overline{\text{WE}}$ inputs control the X20C17 operation. The X20C17 byte-wide NOVRAM uses a 2-line control architecture to eliminate bus contention in a system environment. The I/O bus will be in a high impedance state when either $\overline{\text{OE}}$ or $\overline{\text{CE}}$ is HIGH. ### **RAM Operations** RAM read and write operations are performed as they would be with any static RAM. A read operation requires $\overline{CE}$ and $\overline{OE}$ to be LOW. A write operation requires $\overline{CE}$ and $\overline{WE}$ to be LOW. There is no limit to the number of read or write operations performed to the RAM portion of the X20C17. ### **Memory Transfer Operations** There are two memory transfer operations: a recall operation whereby the data stored in the E<sup>2</sup>PROM array is transferred to the RAM array; and a store operation which causes the entire contents of the RAM array to be stored in the E<sup>2</sup>PROM array. Recall operations are performed automatically upon power-up. Store operations are performed automatically upon power-down. The store operation take a maximum of 2.5ms. #### Write Protection The X20C17 supports two methods of protecting the nonvolatile data. - —If after power-up no RAM write operations have occured, no AUTOSTORE operation can be initiated. - — $V_{CC}$ Sense All functions are inhibited when $V_{CC}$ is $\leq 3V$ typical. ### **SYMBOL TABLE** The following symbol table provides a key to understanding the conventions used in the device timing diagrams. The diagrams should be used in conjunction with the device timing specifications to determine actual device operation and performance, as well as device suitability for user's application. | WAVEFORM | INPUTS | OUTPUTS | | |----------|-----------------------------------|-------------------------------------|--| | | Must be steady | Will be steady | | | | May change<br>from LOW<br>to HIGH | Will change<br>from LOW<br>to HIGH | | | | May change<br>from HIGH<br>to LOW | Will change<br>from HIGH<br>to LOW | | | | Don't Care:<br>Changes<br>Allowed | Changing:<br>State Not<br>Known | | | | N/A | Center Line<br>is High<br>Impedance | | ## **ABSOLUTE MAXIMUM RATINGS\*** | Temperature under Bias | -65°C to +135°C | |-------------------------------------|-----------------| | Storage Temperature | -65°C to +150°C | | Voltage on any Pin with | | | Respect to V <sub>SS</sub> | 1V to +7V | | D.C. Output Current | 10mA | | Lead Temperature (Soldering, 10 see | conds) 300°C | ### RECOMMENDED OPERATING CONDITIONS | Temperature | Min. | Max. | |-------------|-------|--------| | Commercial | 0°C | +70°C | | Industrial | -40°C | +85°C | | Military | −55°C | +125°C | 2015 PGM T02.1 ### \*COMMENT Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and the functional operation of the device at these or any conditions other than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | Limits | |---------------| | 4.5V to 5.25V | | | 2015 PGM T03.1 ## D.C. OPERATING CHARACTERISTICS (Over recommended operating conditions unless otherwise specified.) | | | | Limits | | | |---------------------------------|----------------------------------------------|------|---------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min. | Max. | Units | Test Conditions | | I <sub>CC1</sub> | V <sub>CC</sub> Current (Active) | | 100 | mA | $\overline{\text{WE}} = \text{V}_{\text{IH}}, \ \overline{\text{CE}} = \overline{\text{OE}} = \text{V}_{\text{IL}}$ Address Inputs = 0.4V/2.4V Levels @ f = 20MHz, All I/Os = Open | | I <sub>CC2</sub> <sup>(2)</sup> | V <sub>CC</sub> Current During<br>AUTOSTORE | | 2.5 | mA | All I/Os = Open | | I <sub>SB1</sub> | V <sub>CC</sub> Standby Current (TTL Input) | | 10 | mA | All Inputs = V <sub>IH</sub> , All I/Os = Open | | I <sub>SB2</sub> | V <sub>CC</sub> Standby Current (CMOS Input) | | 250 | μА | All Inputs = $V_{CC} - 0.3V$<br>All I/Os = Open | | ILI | Input Leakage Current | | 10 | μΑ | $V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>LO</sub> | Output Leakage Current | | 10 | μΑ | $V_{OUT} = V_{SS}$ to $V_{CC}$ , $\overline{CE} = V_{IH}$ | | V <sub>IL</sub> (1) | Input LOW Voltage | -1 | 0.8 | V | | | V <sub>IH</sub> (1) | Input HIGH Voltage | 2 | V <sub>CC</sub> + 1 | V | | | V <sub>OL</sub> | Output LOW Voltage | | 0.4 | V | I <sub>OL</sub> = 4mA | | V <sub>OH</sub> | Output HIGH Voltage | 2.4 | | V | $I_{OH} = -4mA$ | 2015 PGM T04.3 ## **POWER-UP TIMING** | Symbol | Parameter | Max. | Units | |----------------------|-----------------------------------|------|-------| | t <sub>PUR</sub> (2) | Power-Up to RAM Operation | 100 | μs | | t <sub>PUW</sub> (2) | Power-Up to Nonvolatile Operation | 5 | ms | 2015 PGM T05 # **CAPACITANCE** $T_A = +25^{\circ}C$ , f = 1MHz, $V_{CC} = 5V$ . | Symbol | Symbol Test | | Units | Conditions | |----------------------|--------------------------|----|-------|----------------| | C <sub>I/O</sub> (2) | Input/Output Capacitance | 10 | pF | $V_{I/O} = 0V$ | | C <sub>IN</sub> (2) | Input Capacitance | 6 | pF | $V_{IN} = 0V$ | Notes: (1) $V_{IL}$ min. and $V_{IH}$ max. are for reference only and are not tested. (2) This parameter is periodically sampled and not 100% tested. 2015 PGM T06.2 ## **ENDURANCE AND DATA RETENTION** | Parameter | Min. | Units | |----------------|-----------|----------------------| | Endurance | 100,000 | Data Changes Per Bit | | Store Cycles | 1,000,000 | Store Cycles | | Data Retention | 100 | Years | 2015 PGM T07.1 ## **MODE SELECTION** | CE | WE | ŌĒ | Mode | I/O | Power | |----|----|----|---------------|-----------------|---------| | Н | Х | X | Not Selected | Output High Z | Standby | | L | Н | L | Read RAM | Output Data | Active | | L | L | Н | Write "1" RAM | Input Data High | Active | | L | L | Н | Write "0" RAM | Input Data Low | Active | | L | L | L | Not Allowed | Output High Z | Active | | L | Н | Н | No Operation | Output High Z | Active | 2015 PGM T09 # **EQUIVALENT A.C. LOAD CIRCUIT** # A.C. CONDITIONS OF TEST | Input Pulse Levels | 0V to 3V | |--------------------|----------| | Input Rise and | | | Fall Times | 5ns | | Input and Output | | | Timing Levels | 1.5V | 2015 PGM T08.1 **A.C. CHARACTERISTICS** (Over the recommended operating conditions unless otherwise specified) **Read Cycle Limits** | | | X20C17-35<br>-40°C to +85°C | | X20C17-45 | | X20C17-55 | | | |----------------------|------------------------------------|-----------------------------|------|-----------|------|-----------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>RC</sub> | Read Cycle Time | 35 | | 45 | | 55 | | ns | | t <sub>CE</sub> | Chip Enable Access Time | | 35 | | 45 | | 55 | ns | | t <sub>AA</sub> | Address Access Time | | 35 | | 45 | | 55 | ns | | toE | Output Enable Access Time | | 20 | | 25 | | 30 | ns | | t <sub>LZ</sub> (3) | Chip Enable to Output in Low Z | 0 | | 0 | | 0 | | ns | | t <sub>OLZ</sub> (3) | Output Enable to Output in Low Z | 0 | | 0 | | 0 | | ns | | t <sub>HZ</sub> (3) | Chip Disable to Output in High Z | 0 | 15 | 0 | 20 | 0 | 25 | ns | | t <sub>OHZ</sub> (3) | Output Disable to Output in High Z | 0 | 15 | 0 | 20 | 0 | 25 | ns | | t <sub>OH</sub> | Output Hold From Address Change | 0 | | 0 | | 0 | | ns | 2015 PGM T10 # **Read Cycle** Note: (3) $t_{LZ}$ min., $t_{HZ}$ , $t_{OLZ}$ min., and $t_{OHZ}$ are periodically sampled and not 100% tested. $t_{HZ}$ max. and $t_{OHZ}$ max. are measured, with $C_L = 5pF$ , from the point when $\overline{CE}$ or $\overline{OE}$ return HIGH (whichever occurs first) to the time when the Outputs are no longer driven. # X20C17 # **Write Cycle Limits** | | | X20C | C17-35 X20C17-45 | | X20C17-55 | | | | |---------------------|-----------------------------------|------|------------------|------|-----------|------|------|-------| | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Units | | t <sub>WC</sub> | Write Cycle Time | 35 | | 45 | | 55 | | ns | | t <sub>CW</sub> | Chip Enable to End of Write Input | 30 | | 35 | | 40 | | ns | | t <sub>AS</sub> | Address Setup Time | 0 | | 0 | | 0 | | ns | | t <sub>WP</sub> | Write Pulse Width | 30 | | 35 | | 40 | | ns | | t <sub>WR</sub> | Write Recovery Time | 0 | | 0 | | 0 | | ns | | t <sub>DW</sub> | Data Setup to End of Write | 15 | | 20 | | 25 | | ns | | t <sub>DH</sub> | Data Hold Time | 3 | | 3 | | 3 | | ns | | t <sub>OEH</sub> | OE High Hold Time | 0 | | 0 | | 0 | | ns | | t <sub>OES</sub> | OE High Setup Time | 0 | | 0 | | 0 | | ns | | t <sub>OZ</sub> (4) | Output Enable to Output in High Z | | 15 | | 20 | | 25 | ns | 2015 PGM T11 # **Write Cycle** Note: (4) t<sub>OW</sub>, t<sub>OZ</sub> are periodically sampled and not 100% tested. ### **AUTOSTORE** Feature The AUTOSTORE feature automatically saves the contents of the X20C17's static RAM to the on-board bit-for-bit shadow E<sup>2</sup>PROM at power-down. This circuitry insures that no data is lost during accidental power-downs or general system crashes, and is ideal for microprocessor caching systems, embedded software systems, and general system back-up memory. The X20C17 automatically initiates a nonvolatile store cycle whenever Vcc falls below the AUTOSTORE threshold voltage (V<sub>ASTH</sub>). V<sub>CC</sub> must remain above the AUTOSTORE Cycle End Voltage (V<sub>ASEND</sub>) for the duration of the store cycle (t<sub>ASTO</sub>). The detailed timing for this feature is illustrated in the AUTOSTORE timing diagram, below. Once the AUTOSTORE cycle is initiated, all other device functions are inhibited. ## **AUTOSTORE CYCLE Timing Diagram and Suggested AUTOSTORE Implementation Circuit** ## **AUTOSTORE CYCLE LIMITS** | | | X20 | | | |------------------------|-----------------------------|------|------|-------| | Symbol | Parameter | Min. | Max. | Units | | t <sub>ASTO</sub> (5) | AUTOSTORE Cycle Time | | 2.5 | ms | | V <sub>ASTH</sub> | AUTOSTORE Threshold Voltage | 4.0 | 4.3 | V | | V <sub>ASEND</sub> (5) | AUTOSTORE Cycle End Voltage | 3.5 | | V | 2015 PGM T15 Note: (5) $t_{ASTO}$ and $V_{ASEND}$ are periodically sampled and not 100% tested. # X20C17 # Normalized $I_{CC}$ by Temperature over the $V_{CC}$ Range and Frequency # Normalized I<sub>CC</sub> by Temperature over Frequency ## **PACKAGING INFORMATION** ## 24-LEAD PLASTIC DUAL IN-LINE PACKAGE TYPE P ## NOTE: - 1. ALL DIMENSIONS IN INCHES (IN PARENTHESES IN MILLIMETERS) - 2. PACKAGE DIMENSIONS EXCLUDE MOLDING FLASH 3926 FHD F03 #### ORDERING INFORMATION #### LIMITED WARRANTY Devices sold by Xicor, Inc. are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Xicor, Inc. makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Xicor, Inc. makes no warranty of merchantability or fitness tor any purpose. Xicor, Inc. reserves the right to discontinue production and change specifications and prices at any time and without notice. Xicor, Inc. assumes no responsibility for the use of any circuitry other than circuitry embodied in a Xicor, Inc. product. No other circuits, patents, licenses are implied. #### **US. PATENTS** Xicor products are covered by one or more of the following U.S. Patents: 4,263,664; 4,274,012; 4,300,212; 4,314,265; 4,326,134; 4,393,481; 4,404,475; 4,450,402; 4,486,769; 4,488,060; 4,520,461; 4,533,846; 4,599,706; 4,617,652; 4,668,932; 4,752,912; 4,829,482; 4,874,967; 4,883,976. Foreign patents and additional patents pending. ### LIFE RELATED POLICY In situations where semiconductor component failure may endanger life, system designers using this product should design the system with appropriate error detection and correction, redundancy and back-up features to prevent such an occurrence. Xicor's products are not authorized for use as critical components in life support devices or systems. - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its satety or effectiveness.